Document Number: MC07XS3200 Rev. 4.0, 7/2016 Advance Information

# Dual high-side switch (7.0 mOhm)

The 07XS3200 is one in a family of SMARTMOS devices designed for lowvoltage automotive lighting applications. Two low R<sub>DS(on)</sub> MOSFETs (dual 7.0 m $\Omega$ ) can control two separate 55 W/28 W bulbs, and/or Xenon modules,

Programming, control and diagnostics are accomplished using a 16-bit SPI interface. Its output with selectable slew rate improves electromagnetic compatibility (EMC) behavior. Additionally, each output has its own parallel input or SPI control for pulse-width modulation (PWM) control if desired. The 07XS3200 allows the user to program via the SPI, the fault current trip levels and duration of acceptable lamp inrush. The device has Fail-safe mode to provide fail-safe functionality of the outputs in case of MCU damaged.

The 07XS3200 is packaged in a Pb-free power-enhanced 32 pins SOIC package with exposed pad.

#### **Features**

- Dual 7.0 mΩ max high-side switch (at 25 °C)
- Operating voltage range of 6.0 to 20 V with sleep current < 5.0 µA, extended mode from 4.0 V to 28 V
- 8.0 MHz 16-bit 3.3 V and 5.0 V SPI control and status reporting with daisy chain capability
- PWM module using external clock or calibratable internal oscillator with programmable outputs delay management
- Smart overcurrent shutdown compliant to huge inrush current, severe shortcircuit, overtemperature protections with time limited auto-retry, and Fail-safe mode, in case of MCU damage
- Output OFF or ON open load detection compliant to bulbs or LEDs and short to battery detection. Analog current feedback with selectable ratio and board temperature feedback.

### 07XS3200

#### **HIGH-SIDE SWITCH**



#### **Applications**

- Low-voltage automotive lighting
  - Halogen bulbs
  - Incandescent bulbs
  - · HID Xenon ballasts
- Low-voltage industrial lighting



Figure 1. 07XS3200 simplified application diagram



This document contains certain information on a new product. Specifications and information herein are subject to change without notice.

# **Table of contents**

| 1 | Orderable parts                             | 4    |
|---|---------------------------------------------|------|
| 2 | Internal block diagram                      | 5    |
| 3 | Pin connections                             | 6    |
|   | 3.1 Pinout diagram                          | 6    |
|   | 3.2 Pin definitions                         | 6    |
| 4 | Electrical characteristics                  | 8    |
|   | 4.1 Maximum ratings                         |      |
|   | 4.2 Static electrical characteristics       |      |
|   | 4.3 Dynamic electrical characteristics      | . 14 |
|   | 4.4 Timing diagrams                         |      |
| 5 | Functional description                      |      |
|   | 5.1 Introduction                            |      |
|   | 5.2 Functional pin description              |      |
|   | 5.2.1Output current monitoring (CSNS)       |      |
|   | 5.2.2Direct inputs (IN0, IN1)               |      |
|   | 5.2.3Fault status (FSB)                     |      |
|   | 5.2.4Wake (WAKE)                            |      |
|   | 5.2.5PWM Clock (CLOCK)                      |      |
|   | 5.2.6Reset (RSTB)                           |      |
|   | 5.2.7Chip select (CSB)                      |      |
|   | 5.2.8Serial clock (SCLK)                    |      |
|   | 5.2.9Serial input (SI)                      |      |
|   | 5.2.10Digital drain voltage (VDD)           |      |
|   | 5.2.11Ground (GND)                          |      |
|   | 5.2.12Positive power supply (VPWR)          |      |
|   | 5.2.13Serial output (SO)                    |      |
|   | 5.2.14High-side outputs (HS0, HS1)          |      |
|   | 5.2.15Fail-safe input (FSI)                 |      |
|   | 5.3 Functional internal block description   |      |
|   | 5.3.1 Power supply                          |      |
|   | 5.3.2 High-side switches: HS0–HS1           |      |
| 6 | Functional device operation                 |      |
| O | 6.1 SPI protocol description                |      |
|   | 6.2 Operational modes                       |      |
|   | 6.2 Operational modes                       |      |
|   | ·                                           |      |
|   | 6.2.2 Normal mode                           |      |
|   | 6.2.3 Fail-safe mode                        |      |
|   | 6.2.4 Normal and fail-safe mode transitions |      |
|   | 6.2.5 Fault mode                            |      |
|   | 6.2.6 Start-up sequence                     |      |
|   | 6.3 Protection and diagnostic features      |      |
|   | 6.3.1 Protections                           |      |
|   | 6.3.2 Auto-retry                            |      |
|   | 6.3.3 Diagnostic                            |      |
|   | 6.3.4 Open load faults                      |      |
|   | 6.3.5 Active clamp on VPWR                  |      |
|   | 6.3.6 Reverse battery on VPWR               |      |
|   | 6.3.7 Ground disconnect protection          | . 32 |
|   |                                             |      |

|   | 6.3.8     | Loss of supply lines                                    | . 33 |
|---|-----------|---------------------------------------------------------|------|
|   | 6.3.9     | EMC performances                                        | . 33 |
|   | 6.4 Logic | commands and registers                                  | . 33 |
|   |           | Serial input communication                              |      |
|   |           | Device register addressing                              |      |
|   | 6.4.3     | Serial output communication (device status return data) | . 39 |
|   |           | Serial output bit assignment                            |      |
| 7 |           | plications                                              |      |
|   |           | ·<br>                                                   |      |
|   | • •       | ering information                                       |      |
|   | 8.2 Pack  | age dimensions                                          | . 43 |
|   |           | iistory                                                 |      |

# 1 Orderable parts

#### Table 1. Orderable part variations

| Part number                 | Temperature (T <sub>A</sub> ) | Package |
|-----------------------------|-------------------------------|---------|
| MC07XS3200EK <sup>(1)</sup> | -40 °C to 125 °C              | 32 SOIC |

#### Notes

<sup>1.</sup> To order parts in tape & reel, add the R2 suffix to the part number.

# 2 Internal block diagram



Figure 2. 07XS3200 simplified internal block diagram

# 3 Pin connections

# 3.1 Pinout diagram

#### Transparent top view



Figure 3. 07XS3200 pin connection

### 3.2 Pin definitions

A functional description of each pin can be found in the functional pin description section beginning on page 21.

Table 2. 07XS3200 pin definitions

| Pin<br>number                                                                              | Pin name | Pin<br>function    | Formal name                                                                                                                                              | Definition                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 CSB Input Chip Select (Active Low)  3 SCLK Input Serial Clock  4 SI Input Serial Input T |          | Reset (Active Low) | This input pin is used to initialize the device configuration and fault registers, as well as place the device in a low current Sleep mode.              |                                                                                                                                                                                                                                            |
|                                                                                            |          |                    | This input pin is connected to a chip select output of a master microcontroller (MCU).                                                                   |                                                                                                                                                                                                                                            |
|                                                                                            |          | Serial Clock       | This input pin is connected to the MCU providing the required bit shift clock for SPI communication.                                                     |                                                                                                                                                                                                                                            |
|                                                                                            |          | Serial Input       | This is a command data input pin connected to the SPI Serial Data Output of the MCU or to the SO pin of the previous device of a daisy chain of devices. |                                                                                                                                                                                                                                            |
| 5                                                                                          | VDD      | Input              | Digital Drain Voltage<br>(Power)                                                                                                                         | This is an external voltage input pin used to supply power to the SPI circuit.                                                                                                                                                             |
| 6                                                                                          | so       | Output             | Serial Output                                                                                                                                            | This output pin is connected to the SPI serial data input pin of the MCU or to the SI pin of the next device of a daisy chain of devices.                                                                                                  |
| 7, 25                                                                                      | GND      | Ground             | Ground                                                                                                                                                   | Those pins are the ground for the logic and analog circuitry of the device. These pins must be shorted to board level.                                                                                                                     |
| 8                                                                                          | VPWR     | Power              | Positive Power Supply                                                                                                                                    | Pin 8 is a positive supply for quiet and accurate control. Pin 33 is a power supply for the high current switch. These pins must be shorted at board level. Connecting a heatsink to pin 33 guarantees optimal heat-evacuation properties. |
| 9, 14 to 19,<br>24                                                                         | NC       | _                  | No Connect                                                                                                                                               | These pins are no connected pins. It is recommended to connect these pins to ground.                                                                                                                                                       |

Table 2. 07XS3200 pin definitions (continued)

| Pin<br>number                                                                                              | Pin name | Pin<br>function                                                                                             | Formal name                  | Definition                                                                                                                             |
|------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 10, 11, 12,<br>13                                                                                          | HS1      | Output                                                                                                      | High-side Output             | Protected 7.0 m $\Omega$ high-side power output pin to the load. Those pins must be shorted at board level.                            |
| 20, 21, 22, 23 HS0 Output High-side Output Protected 7.0 mΩ high-side power output pin to the board level. |          | Protected 7.0 m $\Omega$ high-side power output pin to the load. Those pins must be shorted at board level. |                              |                                                                                                                                        |
| 26                                                                                                         | FSI      | Input                                                                                                       | Fail-safe Input              | The value of the resistance connected between this pin and ground determines the state of the outputs after a watchdog timeout occurs. |
| 27                                                                                                         | CSNS     | Output                                                                                                      | Output Current<br>Monitoring | This pin is used to output a current proportional to the designated HS0-1 output.                                                      |
| 28                                                                                                         | CLOCK    | Input                                                                                                       | Reference Clock              | This pin is used to apply a reference clock used to control the outputs in PWM mode through embedded PWM module.                       |
| 29                                                                                                         | IN0      | Input                                                                                                       | Direct Input 0               | This input pin is used to directly control the output HS0.                                                                             |
| 30                                                                                                         | IN1      | Input                                                                                                       | Direct Input 1               | This input pin is used to directly control the output HS1.                                                                             |
| 31                                                                                                         | FSB      | Output                                                                                                      | Fault Status (Active Low)    | This is an open drain configured output requiring an external pull-up resistor to VDD for fault reporting.                             |
| 32                                                                                                         | WAKE     | Input                                                                                                       | Wake                         | This pin is used to input a Logic [1] signal so as to enable the watchdog timer function.                                              |

# 4 Electrical characteristics

# 4.1 Maximum ratings

Table 3. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                                                                           | Ratings                                                                                                                                                                            | Value                          | Unit | Notes |
|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|-------|
| ectrical ratings                                                                 |                                                                                                                                                                                    |                                |      |       |
| V <sub>PWR(SS)</sub>                                                             | V <sub>PWR</sub> Supply Voltage Range  • Load Dump at 25 °C (400 ms)  • Maximum Operating Voltage  • Reverse Battery                                                               | 41<br>28<br>-18                | V    |       |
| $V_{DD}$                                                                         | V <sub>DD</sub> Supply Voltage Range                                                                                                                                               | -0.3 to 5.5                    | V    |       |
|                                                                                  | Input/Output Voltage                                                                                                                                                               | -0.3 to V <sub>DD</sub> +0.3   | V    | (5)   |
| I <sub>CL(WAKE)</sub>                                                            | WAKE Input Clamp Current                                                                                                                                                           | 2.5                            | mA   |       |
| I <sub>CL(CSNS)</sub>                                                            | CSNS Input Clamp Current                                                                                                                                                           | 2.5                            | mA   |       |
| V <sub>HS[0:1]</sub>                                                             | HS [0:1] Voltage Positive Negative                                                                                                                                                 | 41<br>-24                      | V    |       |
| I <sub>HS[0:1]</sub>                                                             | Output Current per Channel  Nominal Continuous Current Short-circuit Transient Current Reverse Continuous Current                                                                  | 26<br>116<br>-26               | А    | (2)   |
| V <sub>PWR</sub> - V <sub>HS</sub>                                               | High-side Breakdown Voltage                                                                                                                                                        | 47                             | V    |       |
| E <sub>CL[0:1]</sub>                                                             | HS[0,1] Output Clamp Energy using single pulse method                                                                                                                              | 100                            | mJ   | (3)   |
| V <sub>ESD1</sub><br>V <sub>ESD2</sub><br>V <sub>ESD3</sub><br>V <sub>ESD4</sub> | ESD Voltage  • Human Body Model (HBM) for HS[0:1], VPWR and GND  • Human Body Model (HBM) for other pins  • Charge Device Model (CDM)  Corner Pins (1, 27, 28, 57)  All Other Pins | ±8000<br>±2000<br>±750<br>±500 | V    | (4)   |
| ermal ratings                                                                    |                                                                                                                                                                                    | -                              |      | •     |
| T <sub>A</sub><br>T <sub>J</sub>                                                 | Operating Temperature                                                                                                                                                              | -40 to 125<br>-40 to 150       | °C   |       |
| T <sub>STG</sub>                                                                 | Storage Temperature                                                                                                                                                                | -55 to 150                     | °C   |       |
|                                                                                  |                                                                                                                                                                                    | I                              |      |       |

#### Notes

- 2. Continuous high-side output current rating so long as maximum junction temperature is not exceeded. Calculation of maximum output current using board thermal resistance is required.
- 3. Active clamp energy using single-pulse method (L = 2.0 mH,  $R_L$  = 0  $\Omega$ ,  $V_{PWR}$  = 14 V,  $T_J$  = 150 °C initial).
- 4. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), the Machine Model (MM) ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ), and the Charge Device Model (CDM), Robotic ( $C_{ZAP}$  = 4.0 pF).
- 5. Input / Output pins are: IN[0:1], CLOCK, RSTB, FSI, CSNS, SI, SCLK, CSB, SO, FSB

#### Table 3. Maximum ratings (continued)

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                               | Ratings                                            | Value     | Unit | Notes |  |  |  |  |  |
|--------------------------------------|----------------------------------------------------|-----------|------|-------|--|--|--|--|--|
| Thermal resistance                   |                                                    |           |      |       |  |  |  |  |  |
| R <sub>θJC</sub><br>R <sub>θJA</sub> | Thermal Resistance                                 | 4.0<br>35 | °C/W | (6)   |  |  |  |  |  |
| T <sub>SOLDER</sub>                  | Peak Pin Reflow Temperature During Solder Mounting | 260       | °C   | (7)   |  |  |  |  |  |

#### Notes

- 6. Device mounted on a 2s2p test board per JEDEC JESD51-2. 20  $^{\circ}$ C/W of R<sub> $\theta$ JA</sub> can be reached in a real application case (4 layers board).
- 7. Pin soldering temperature limit is for 40 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

### 4.2 Static electrical characteristics

#### Table 4. Static electrical characteristics

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                   | Characteristic                                                                                                                                                                                                                        | Min.       | Тур.       | Max.      | Unit                 | Notes |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-----------|----------------------|-------|
| Power inputs             |                                                                                                                                                                                                                                       |            |            | .1        | <b>1</b>             | I     |
| $V_{PWR}$                | Battery Supply Voltage Range • Fully Operational • Extended mode                                                                                                                                                                      | 6.0<br>4.0 | _<br>_     | 20<br>28  | V                    | (8)   |
| V <sub>PWR(CLAMP)</sub>  | Battery Clamp Voltage                                                                                                                                                                                                                 | 41         | 47         | 53        | V                    | (9)   |
| I <sub>PWR(ON)</sub>     | V <sub>PWR</sub> Operating Supply Current • Outputs commanded ON, HS[0:1] open, IN[0:1] > V <sub>IH</sub>                                                                                                                             | -          | 6.5        | 20        | mA                   |       |
| l <sub>PWR(SBY)</sub>    | V <sub>PWR</sub> Supply Current  • Outputs commanded OFF, OFF Open-load Detection Disabled, HS[0:1] shorted to the ground with V <sub>DD</sub> = 5.5 V WAKE > V <sub>IH</sub> or RSTB > V <sub>IH</sub> and IN[0:1] < V <sub>IL</sub> | -          | 6.5        | 7.5       | mA                   |       |
| I <sub>PWR(SLEEP)</sub>  | Sleep State Supply Current  V <sub>PWR</sub> = 12 V, RSTB = WAKE = CLOCK = IN[0:1] < V <sub>IL</sub> , HS[0:1] shorted to ground  • T <sub>A</sub> = 25 °C  • T <sub>A</sub> = 85 °C                                                  | -<br>-     | 1.0        | 5.0<br>30 | μА                   |       |
| V <sub>DD(ON)</sub>      | V <sub>DD</sub> Supply Voltage                                                                                                                                                                                                        | 3.0        | -          | 5.5       | V                    |       |
| I <sub>DD(ON)</sub>      | V <sub>DD</sub> Supply Current at V <sub>DD</sub> = 5.5 V • No SPI Communication • 8.0 MHz SPI Communication                                                                                                                          | -<br>-     | 1.6<br>5.0 | 2.2       | mA                   | (10)  |
| I <sub>DD(SLEEP)</sub>   | V <sub>DD</sub> Sleep State Current at V <sub>DD</sub> = 5.5 V                                                                                                                                                                        | -          | _          | 5.0       | μΑ                   |       |
| V <sub>PWR(OV)</sub>     | Overvoltage Shutdown Threshold                                                                                                                                                                                                        | 28         | 32         | 36        | V                    |       |
| V <sub>PWR(OVHYS)</sub>  | Overvoltage Shutdown Hysteresis                                                                                                                                                                                                       | 0.2        | 0.8        | 1.5       | V                    |       |
| V <sub>PWR(UV)</sub>     | Undervoltage Shutdown Threshold                                                                                                                                                                                                       | 3.3        | 3.9        | 4.3       | V                    | (11)  |
| V <sub>SUPPLY(POR)</sub> | V <sub>PWR</sub> and V <sub>DD</sub> Power on Reset Threshold                                                                                                                                                                         | 0.5        | -          | 0.9       | V <sub>PWR(UV)</sub> |       |
| V <sub>PWR(UV)_UP</sub>  | Recovery Undervoltage Threshold                                                                                                                                                                                                       | 3.4        | 4.1        | 4.5       | V                    |       |
| V <sub>DD(FAIL)</sub>    | V <sub>DD</sub> Supply Failure Threshold (for V <sub>PWR</sub> > V <sub>PWR(UV)</sub> )                                                                                                                                               | 2.2        | 2.5        | 2.8       | V                    |       |

#### Notes

- 8. In extended mode, the functionality is guaranteed but not the electrical parameters. From 4.0 V to 6.0 V voltage range, the device is only protected with the thermal shutdown detection.
- 9. Measured with the outputs open.
- 10. Typical value guaranteed per design.
- 11. Output automatically recovers with time limited auto-retry to instructed state when V<sub>PWR</sub> voltage is restored to normal as long as the V<sub>PWR</sub> degradation level did not go below the undervoltage power-ON reset threshold. This applies to all internal device logic that is supplied by V<sub>PWR</sub> and assumes that the external V<sub>DD</sub> supply is within specification.

#### Table 4. Static electrical characteristics (continued)

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                 | Characteristic                                                                                       | Min. | Тур.    | Max.  | Unit | Notes |
|------------------------|------------------------------------------------------------------------------------------------------|------|---------|-------|------|-------|
| Outputs HS0 TO I       | IS1                                                                                                  |      |         |       |      |       |
|                        | HS[0,1] Output Drain-to-Source ON Resistance ( $I_{HS}$ = 5.0 A, $T_A$ = 25 °C)  • $V_{PWR}$ = 4.5 V |      |         | 25.2  |      |       |
| R <sub>DS_01(on)</sub> | • V <sub>PWR</sub> = 6.0 V                                                                           | _    | _       | 11.2  | mΩ   |       |
|                        | • V <sub>PWR</sub> = 10 V                                                                            | _    | _       | 7.0   |      |       |
|                        | • V <sub>PWR</sub> = 13 V                                                                            | _    | _       | 7.0   |      |       |
|                        | HS[0,1] Output Drain-to-Source ON Resistance (I <sub>HS</sub> = 5.0 A, $T_A$ = 150 °C)               |      |         |       |      |       |
|                        | <ul> <li>V<sub>PWR</sub> = 4.5 V</li> </ul>                                                          | _    | _       | 42.8  | 0    |       |
| R <sub>DS_01(on)</sub> | <ul> <li>V<sub>PWR</sub> = 6.0 V</li> </ul>                                                          | _    | _       | 19.1  | mΩ   |       |
|                        | • V <sub>PWR</sub> = 10 V                                                                            | _    | _       | 11.9  |      |       |
|                        | • V <sub>PWR</sub> = 13 V                                                                            | -    | _       | 11.9  |      |       |
|                        | $HS[0,1]$ Output Source-to-Drain ON Resistance (I <sub>HS</sub> = -5.0 A, $V_{PWR}$ = -18 V)         |      |         |       |      | (12)  |
| R <sub>SD_01(on)</sub> | • T <sub>A</sub> = 25 °C                                                                             | _    | _       | 10.5  | mΩ   | (:=)  |
|                        | • T <sub>A</sub> = 150 °C                                                                            | -    | -       | 14    |      |       |
| R <sub>SHORT_01</sub>  | HS[0,1] Maximum Severe Short-circuit Impedance Detection                                             | 21   | 47      | 75    | mΩ   | (13)  |
| OCHI1                  | HS[0,1] Output Overcurrent Detection Levels (6.0 V ≤ V <sub>HS[0:1]</sub> ≤ 20 V)                    | 89.9 | 114.8   | 139.8 |      |       |
| OCHI2                  |                                                                                                      | 67   | 83.7    | 100.4 |      |       |
| OC1                    |                                                                                                      | 48   | 61.2    | 74.4  |      |       |
| OC2                    |                                                                                                      | 42   | 53.2    | 64.4  |      |       |
| OC3                    |                                                                                                      | 35.2 | 44.6    | 54    | Α    |       |
| OC4                    |                                                                                                      | 28.8 | 36.4    | 44    |      |       |
| OCLO4                  |                                                                                                      | 21   | 26.6    | 32.1  |      |       |
| OCLO3                  |                                                                                                      | 13.3 | 18.4    | 23.5  |      |       |
| OCLO2                  |                                                                                                      | 11.3 | 14.2    | 17.1  |      |       |
| OCLO1                  |                                                                                                      | 7.4  | 9.3     | 11.2  |      |       |
|                        | HS[0,1] Current Sense Ratio (6.0 V $\leq$ VHS[0:1] $\leq$ 20 V, CSNS $\leq$ 5.0 V)                   |      | 4/40700 |       |      | (14)  |
| C <sub>SR0</sub>       | • CSNS_ratio bit = 0                                                                                 | _    | 1/10700 | _     | _    | (17)  |
| C <sub>SR1</sub>       | CSNS_ratio bit = 1                                                                                   | _    | 1/63600 | _     |      |       |

#### Notes

<sup>12.</sup> Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity  $V_{PWR}$ .

<sup>13.</sup> Short-circuit impedance calculated from HS[0:1] to GND pins. Value guaranteed per design.

<sup>14.</sup> Current sense ratio = I<sub>CSNS</sub> / I<sub>HS[0:1]</sub>

#### Table 4. Static electrical characteristics (continued)

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                      | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Min.                                                 | Тур.                  | Max.                                         | Unit | Notes |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------|----------------------------------------------|------|-------|
| Outputs HS0 TO I            | HS1 (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | · ·                                                  |                       |                                              |      | ı     |
| C <sub>SR0_ACC</sub>        | $\begin{split} & \text{HS[0,1] Current Sense Ratio } (C_{SR0}) \text{ Accuracy} \\ & (6.0 \text{ V} \leq \text{V}_{HS[0:1]} \leq 20 \text{ V}) \\ & 25 \text{ °C and } 125 \text{ °C} \\ & \bullet \text{ I}_{HS[0:1]} = 12.5 \text{ A} \\ & \bullet \text{ I}_{HS[0:1]} = 5.0 \text{ A} \\ & \bullet \text{ I}_{HS[0:1]} = 3.0 \text{ A} \\ & \bullet \text{ I}_{HS[0:1]} = 1.5 \text{ A} \\ & -40 \text{ °C} \\ & \bullet \text{ I}_{HS[0:1]} = 12.5 \text{ A} \\ & \bullet \text{ I}_{HS[0:1]} = 5.0 \text{ A} \\ & \bullet \text{ I}_{HS[0:1]} = 3.0 \text{ A} \\ & \bullet \text{ I}_{HS[0:1]} = 1.5 \text{ A} \end{split}$ | -13<br>-20<br>-25<br>-30<br>-18<br>-25<br>-30<br>-40 |                       | 13<br>20<br>26<br>30<br>18<br>25<br>30<br>40 | %    |       |
| C <sub>SR0_ACC</sub> (CAL)  | $\begin{split} & \text{HS[0,1] Current Recopy Accuracy with one calibration point} \\ & (6.0 \text{ V} \leq \text{V}_{\text{HS[0:1]}} \leq 20 \text{ V}) \\ & \bullet \text{ I}_{\text{HS[0:1]}} = 5.0 \text{ A} \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                    | -5.0                                                 | -                     | 5.0                                          | %    | (15)  |
| $\Delta(C_{SR0})/\Delta(T)$ | $\begin{aligned} & \text{HS[0,1] C}_{\text{SR0}} \text{ Current Recopy Temperature Drift} \\ & (6.0 \text{ V} \leq \text{V}_{\text{HS[0:1]}} \leq 20 \text{ V}) \\ & \bullet \text{ I}_{\text{HS[0:1]}} = 5.0 \text{ A} \end{aligned}$                                                                                                                                                                                                                                                                                                                                                                                           | _                                                    | _                     | 0.04                                         | %/°C | (16)  |
| C <sub>SR1_ACC</sub>        | $\begin{split} & \text{HS}[0,1] \text{ Current Sense Ratio } (C_{SR1}) \text{ Accuracy} \\ & (6.0 \text{ V} \leq \text{V}_{\text{HS}[0:1]} \leq 20 \text{ V}) \\ & 25 \text{ °C and } 125 \text{ °C} \\ & \bullet \text{ I}_{\text{HS}[0:1]} = 12.5 \text{ A} \\ & \bullet \text{ I}_{\text{HS}[0:1]} = 75 \text{ A} \\ & -40 \text{ °C} \\ & \bullet \text{ I}_{\text{HS}[0:1]} = 12.5 \text{ A} \\ & \bullet \text{ I}_{\text{HS}[0:1]} = 75 \text{ A} \end{split}$                                                                                                                                                            | -17<br>-15<br>-25<br>-22                             |                       | 17<br>15<br>25<br>22                         | %    |       |
| C <sub>SR1_ACC</sub> (CAL)  | HS[0,1] Current Recopy Accuracy with one calibration point $(6.0 \text{ V} \leq \text{V}_{\text{HS}[0:1]} \leq 20 \text{ V})$ • $I_{\text{HS}[0:1]} = 12.5 \text{ A}$                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -5.0                                                 | 1                     | 5.0                                          | %    | (15)  |
| V <sub>CL(CSNS)</sub>       | Current Sense Clamp Voltage • CSNS Open; I <sub>HS[0:1]</sub> = 5.0 A with C <sub>SR0</sub> ratio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>DD</sub> +0.25                                | _                     | V <sub>DD</sub> +1.0                         | V    |       |
| I <sub>OLD(OFF)</sub>       | OFF Open Load Detection Source Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 30                                                   | -                     | 100                                          | μΑ   | (17)  |
| V <sub>OLD(THRES)</sub>     | OFF Open Load Fault Detection Voltage Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.0                                                  | 3.0                   | 4.0                                          | V    |       |
| I <sub>OLD(ON)</sub>        | ON Open Load Fault Detection Current Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 80                                                   | 330                   | 660                                          | mA   |       |
| I <sub>OLD(ON_LED)</sub>    | ON Open Load Fault Detection Current Threshold with LED  • V <sub>HS[0:1]</sub> = V <sub>PWR</sub> - 0.75 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.5                                                  | 5.0                   | 10                                           | mA   |       |
| V <sub>OSD(THRES)</sub>     | Output Short to V <sub>PWR</sub> Detection Voltage Threshold  • Output programmed OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>PWR</sub> -1.2                                | V <sub>PWR</sub> -0.8 | V <sub>PWR</sub> -0.4                        | V    |       |
| $V_{CL}$                    | Output Negative Clamp Voltage  • 0.5 A ≤ I <sub>HS[0:1]</sub> ≤ 5.0 A, Output programmed OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -22                                                  | _                     | -16                                          | V    |       |
| T <sub>SD</sub>             | Output Overtemperature Shutdown for 4.5 V < V <sub>PWR</sub> < 28 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 155                                                  | 175                   | 195                                          | °C   |       |

#### Notes

- 15. Based on statistical analysis. It is not production tested.
- 16. Based on statistical data: delta(C<sub>SR0</sub>)/delta(T)={(measured I<sub>CSNS</sub> at T<sub>1</sub> measured I<sub>CSNS</sub> at T<sub>2</sub>) / measured I<sub>CSNS</sub> at room} / {T<sub>1</sub>-T<sub>2</sub>}. No production tested
- 17. Output OFF open load detection current is the current required to flow through the load for the purpose of detecting the existence of an open-load condition when the specific output is commanded OFF. Pull-up current is measured for V<sub>HS</sub> = V<sub>OLD(THRES)</sub>

#### Table 4. Static electrical characteristics (continued)

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                | Characteristic                                                                                                                         | Min.                 | Тур.            | Max.                 | Unit | Notes |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|----------------------|------|-------|
| Control interface     | ,                                                                                                                                      | •                    |                 |                      |      |       |
| V <sub>IH</sub>       | Input Logic High Voltage                                                                                                               | 2.0                  | _               | V <sub>DD</sub> +0.3 | V    | (18)  |
| V <sub>IL</sub>       | Input Logic Low Voltage                                                                                                                | -0.3                 | -               | 0.8                  | V    | (18)  |
| I <sub>DWN</sub>      | Input Logic Pull-down Current (SCLK, SI)                                                                                               | 5.0                  | -               | 20                   | μΑ   | (21)  |
| I <sub>UP</sub>       | Input Logic Pull-up Current (CSB)                                                                                                      | 5.0                  | -               | 20                   | μΑ   | (22)  |
| C <sub>SO</sub>       | SO, FSB Tri-state Capacitance                                                                                                          | -                    | -               | 20                   | pF   | (19)  |
| R <sub>DWN</sub>      | Input Logic Pull-down Resistor (RSTB, WAKE, CLOCk and IN[0:1])                                                                         | 125                  | 250             | 500                  | kΩ   |       |
| C <sub>IN</sub>       | Input Capacitance                                                                                                                      | _                    | 4.0             | 12                   | pF   | (19)  |
| V <sub>CL(WAKE)</sub> | Wake Input Clamp Voltage • I <sub>CL(WAKE)</sub> < 2.5 mA                                                                              | 18                   | 25              | 32                   | V    | (20)  |
| V <sub>F(WAKE)</sub>  | Wake Input Forward Voltage • I <sub>CL(WAKE)</sub> = -2.5 mA                                                                           | -2.0                 | _               | -0.3                 | ٧    |       |
| V <sub>SOH</sub>      | SO High-state Output Voltage • I <sub>OH</sub> = 1.0 mA                                                                                | V <sub>DD</sub> -0.4 | _               | -                    | V    |       |
| V <sub>SOL</sub>      | SO and FSB Low-state Output Voltage • I <sub>OL</sub> = -1.0 mA                                                                        | -                    | _               | 0.4                  | V    |       |
| I <sub>SO(LEAK)</sub> | SO, CSNS and FSB Tri-state Leakage Current<br>• CSB = $V_{IH}$ and 0 V $\leq$ $V_{SO} \leq$ $V_{DD}$ , or FSB = 5.5 V, or CSNS = 0.0 V | -2.0                 | 0.0             | 2.0                  | μА   |       |
| RFS                   | FSI External Pull-down Resistance                                                                                                      | _<br>10              | 0.0<br>Infinite | 1.0<br>-             | kΩ   | (23)  |

#### Notes

- 18. Upper and lower logic threshold voltage range applies to SI, CSB, SCLK, FSB, IN[0:1], CLOCK and WAKE input signals. The WAKE and RSTB signals may be supplied by a derived voltage referenced to V<sub>PWR</sub>.
- 19. Input capacitance of SI, CSB, SCLK, RSTB, IN[0:1], CLOCK and WAKE. This parameter is guaranteed by process monitoring but is not production tested.
- 20. The current must be limited by a series resistance when using voltages > 7.0 V.
- 21. Pull-down current is with  $V_{SI} \ge 1.0 \text{ V}$  and  $V_{SCLK} \ge 1.0 \text{ V}$ .
- 22. Pull-up current is with  $V_{CSB} \le 2.0 \text{ V}$ . CSB has an active internal pull-up to  $V_{DD}$ .
- 23. In Fail-safe HS[0:1] depends respectively on IN[0:1]. FSI has an active internal pull-up to  $V_{REG} \sim 3.0 \text{ V}$ .

# 4.3 Dynamic electrical characteristics

#### Table 5. Dynamic electrical characteristics

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions unless otherwise noted.

| Symbol                | Characteristic                                                                                                                                                                                                      | Min.     | Тур.      | Max.       | Unit | Notes   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|------------|------|---------|
| er output tin         | ning HS0 TO HS1                                                                                                                                                                                                     |          | -1        | 1          |      | 1       |
| SR <sub>R_00</sub>    | Output Rising Medium Slew Rate (medium speed slew rate / SR[1:0] = 00)  • V <sub>PWR</sub> = 14 V                                                                                                                   | 0.15     | 0.3       | 0.6        | V/μs | (24)    |
| SR <sub>R_01</sub>    | Output Rising Slow Slew Rate (low speed slew rate / SR[1:0] = 01)  • V <sub>PWR</sub> = 14 V                                                                                                                        | 0.07     | 0.15      | 0.3        | V/μs | (24)    |
| SR <sub>R_10</sub>    | Output Falling Fast Slew Rate (high speed slew rate / SR[1:0] = 10)  • V <sub>PWR</sub> = 14 V                                                                                                                      | 0.3      | 0.6       | 1.2        | V/μs | (24)    |
| SR <sub>F_00</sub>    | Output Falling Medium Slew Rate (medium speed slew rate / SR[1:0] = 00)  • V <sub>PWR</sub> = 14 V                                                                                                                  | 0.15     | 0.3       | 0.6        | V/μs | (24)    |
| SR <sub>F_01</sub>    | Output Falling Slow Slew Rate (low speed slew rate / SR[1:0] = 01)  • V <sub>PWR</sub> = 14 V                                                                                                                       | 0.07     | 0.15      | 0.3        | V/μs | (24)    |
| SR <sub>F_10</sub>    | Output Rising Fast Slew Rate (high speed slew rate / SR[1:0] = 10)  • V <sub>PWR</sub> = 14 V                                                                                                                       | 0.3      | 0.6       | 1.2        | V/μs | (24)    |
| t <sub>DLY_12</sub>   | HS[0:1] Outputs Turn-ON and OFF Delay Times  V <sub>PWR</sub> = 14 V for medium speed slew rate (SR[1:0] = 00)  • t <sub>DLY(ON)</sub> • t <sub>DLY(OFF)</sub>                                                      | 90<br>40 | 135<br>70 | 180<br>100 | μѕ   | (25) (2 |
| ΔSR                   | Driver Output Matching Slew Rate (SR <sub>R</sub> /SR <sub>F</sub> )  • V <sub>PWR</sub> = 14 V at 25 °C and for medium speed slew rate (SR[1:0] = 00)                                                              | 0.8      | 1.0       | 1.2        |      |         |
| Δt <sub>RF_01</sub>   | HS[0:1] Driver Output Matching Time (t <sub>DLY(ON)</sub> - t <sub>DLY(OFF)</sub> )  • V <sub>PWR</sub> = 14 V, f <sub>PWM</sub> = 240 Hz, PWM duty cycle = 50%, at 25 °C for medium speed slew rate (SR[1:0] = 00) | 25       | 60        | 95         | μs   |         |
| t <sub>FAULT</sub>    | Fault Detection Blanking Time                                                                                                                                                                                       | 1.0      | 5.0       | 20         | μs   | (27)    |
| t <sub>DETECT</sub>   | Output Shutdown Delay Time                                                                                                                                                                                          | _        | 7.0       | 30         | μs   | (28)    |
| t <sub>CNSVAL</sub>   | CSNS Valid Time                                                                                                                                                                                                     | _        | 70        | 100        | μs   | (29)    |
| t <sub>WDTO</sub>     | Watchdog Timeout                                                                                                                                                                                                    | 217      | 310       | 400        | ms   | (30)    |
| T <sub>OLD(LED)</sub> | ON Open Load Fault Cyclic Detection Time with LED                                                                                                                                                                   | 105      | 150       | 195        | ms   |         |

#### Notes

- 24. Rise and Fall Slew Rates measured across a 5.0 Ω resistive load at high-side output = 30% to 70% (see Figure 4, page 18).
- 25. Turn-ON delay time measured from rising edge of any signal (IN[0:1] and CSB) that would turn the output ON to  $V_{HS[0:1]} = V_{PWR} / 2$  with  $R_{I} = 5.0 \Omega$  resistive load.
- 26. Turn-OFF delay time measured from falling edge of any signal (IN[0:1] and CSB) that would turn the output OFF to  $V_{HS[0:1]} = V_{PWR} / 2$  with  $R_1 = 5.0 \Omega$  resistive load.
- 27. Time necessary to report the fault to FSB pin.
- 28. Time necessary to switch-off the output in case of OT or OC or SC or UV fault detection (from negative edge of FSB pin to HS voltage = 50% of  $V_{PWR}$
- 29. Time necessary for CSNS to be within ±5% of the targeted value (from HS voltage = 50% of V<sub>PWR</sub> to ±5% of the targeted CSNS value).
- 30. For FSI open, the Watchdog timeout delay measured from the rising edge of RSTB, to HS[0,1] output state depend on the corresponding input command.

Table 5. Dynamic electrical characteristics (continued)

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions unless otherwise noted.

| Symbol              | Characteristic                       | Min.       | Тур.       | Max.       | Unit | Notes    |
|---------------------|--------------------------------------|------------|------------|------------|------|----------|
| ower output tir     | ning HS0 TO HS1 (continued)          |            | <u>I</u>   |            |      | <u> </u> |
|                     |                                      | 4.40       | 0.20       | 0.00       |      |          |
| t <sub>OC1_00</sub> |                                      | 4.40       | 6.30       | 8.02       |      |          |
| t <sub>OC2_00</sub> | U010 41 O to 1 O comment Time Oto    | 1.62       | 2.32       | 3.00       |      |          |
| t <sub>OC3_00</sub> | HS[0,1] Output Overcurrent Time Step | 2.10       | 3.00       | 3.90       |      |          |
| t <sub>OC4_00</sub> | OC[1:0] = 00 (slow by default)       | 2.88       | 4.12       | 5.36       |      |          |
| t <sub>OC5_00</sub> |                                      | 4.58       | 6.56       | 8.54       |      |          |
| t <sub>OC6_00</sub> |                                      | 10.16      | 14.52      | 18.88      |      |          |
| t <sub>OC7_00</sub> |                                      | 73.2       | 104.6      | 134.0      |      |          |
| t <sub>OC1_01</sub> |                                      | 1.10       | 1.57       | 2.00       |      |          |
| t <sub>OC2_01</sub> |                                      | 0.40       | 0.58       | 0.75       |      |          |
| t <sub>OC3_01</sub> |                                      | 0.52       | 0.75       | 0.98       |      |          |
| t <sub>OC4_01</sub> | OC[1:0]=01 (fast)                    | 0.72       | 1.03       | 1.34       |      |          |
| t <sub>OC5_01</sub> |                                      | 1.14       | 1.64       | 2.13       |      |          |
| t <sub>OC6_01</sub> |                                      | 2.54       | 3.63       | 4.72       |      |          |
| t <sub>OC7_01</sub> |                                      | 18.2       | 26.1       | 34.0       | ms   |          |
| t <sub>OC1_10</sub> |                                      | 2.20       | 3.15       | 4.01       |      |          |
|                     |                                      | 0.81       | 1.16       | 1.50       |      |          |
| t <sub>OC2_10</sub> |                                      | 1.05       | 1.50       | 1.95       |      |          |
| t <sub>OC3_10</sub> | OC[1:0]=10 (medium)                  | 1.44       | 2.06       | 2.68       |      |          |
| t <sub>OC4_10</sub> |                                      | 2.29       | 3.28       | 4.27       |      |          |
| t <sub>OC5_10</sub> |                                      | 5.08       | 7.26       | 9.44       |      |          |
| t <sub>OC6_10</sub> |                                      | 36.6       | 52.3       | 68.0       |      |          |
| t <sub>OC7_10</sub> |                                      | 30.0       | 52.5       | 00.0       |      |          |
| t <sub>OC1_11</sub> |                                      | 8.8        | 12.6       | 16.4       |      |          |
| t <sub>OC2_11</sub> |                                      | 3.2        | 4.6        | 21.4       |      |          |
| t <sub>OC3_11</sub> |                                      | 4.2        | 6.0        | 7.8        |      |          |
| t <sub>OC4_11</sub> | OC[1:0]=11 (very slow)               | 5.7        | 8.2        | 10.7       |      |          |
| t <sub>OC5_11</sub> |                                      | 9.1        | 13.1       | 17.0       |      |          |
| t <sub>OC6_11</sub> |                                      | 20.3       | 29.0       | 37.7       |      |          |
| t <sub>OC7_11</sub> |                                      | 146.4      | 209.2      | 272.0      |      |          |
| 4                   | HS[0,1] Bulb Cooling Time Step       | 242        | 347        | 452        |      |          |
| t <sub>BC1_00</sub> |                                      |            |            |            |      |          |
| t <sub>BC2_00</sub> | CB[1:0] = 00 or 11 (medium)          | 126        | 181        | 236        |      |          |
| t <sub>BC3_00</sub> |                                      | 140<br>158 | 200<br>226 | 260<br>294 |      |          |
| t <sub>BC4_00</sub> |                                      | 181        | 259        | 337        |      |          |
| t <sub>BC5_00</sub> |                                      | 211        |            |            |      |          |
| t <sub>BC6_00</sub> |                                      | 211        | 302        | 393        |      |          |
| t <sub>BC1_01</sub> | CB[1:0] = 01 (fast)                  | 121        | 173        | 226        |      |          |
| t <sub>BC2_01</sub> |                                      | 63         | 90         | 118        |      |          |
| t <sub>BC3_01</sub> |                                      | 70         | 100        | 130        | ms   |          |
| t <sub>BC4_01</sub> |                                      | 79         | 113        | 147        |      |          |
| t <sub>BC5_01</sub> |                                      | 90         | 129        | 169        |      |          |
| t <sub>BC6_01</sub> | CB[1:0] = 10 (slow)                  | 105        | 151        | 197        |      |          |
| t <sub>BC1_10</sub> | CD[1.0] - 10 (SIOW)                  | 484        | 694        | 1904       |      |          |
| t <sub>BC2_10</sub> |                                      | 252        | 362        | 472        |      |          |
| t <sub>BC3_10</sub> |                                      | 280        | 400        | 520        |      |          |
| t <sub>BC4_10</sub> |                                      | 316        | 452        | 588        |      |          |
| t <sub>BC5_10</sub> |                                      | 362        | 518        | 674        |      |          |
| IRCE 10             |                                      |            |            |            |      |          |

07XS3200

NXP Semiconductors 15

#### Table 5. Dynamic electrical characteristics (continued)

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions unless otherwise noted.

| Symbol                   | Characteristic                                                                      | Min.  | Тур. | Max. | Unit  | Notes |
|--------------------------|-------------------------------------------------------------------------------------|-------|------|------|-------|-------|
| WM Module tim            | ing                                                                                 |       | 1    | JI.  | 1     |       |
| f <sub>CLOCK</sub>       | Input PWM Clock Range on CLOCK                                                      | 30.72 | kHz  |      |       |       |
| f <sub>CLOCK(LOW)</sub>  | Input PWM Clock Low Frequency Detection Range on CLOCK                              | 1.0   | 2.0  | 4.0  | kHz   | (32)  |
| f <sub>CLOCK(HIGH)</sub> | Input PWM Clock High Frequency Detection Range on CLOCK                             | 100   | _    | 400  | kHz   | (32)  |
| f <sub>PWM</sub>         | Output PWM Frequency Range Using external clock on CLOCK                            | 31.25 | _    | 781  | Hz    | (31)  |
| A <sub>FPWM(CAL)</sub>   | Output PWM Frequency Accuracy Using Calibrated Oscillator                           | -10   | _    | +10  | %     | (31)  |
| f <sub>PWM(0)</sub>      | Default Output PWM Frequency Using Internal Oscillator                              | 84    | 120  | 156  | Hz    |       |
| t <sub>CSB(MIN)</sub>    | CSB Calibration Low Minimum Time Detection Range                                    | 14    | 20   | 26   | μs    |       |
| t <sub>CSB(MAX)</sub>    | CSB Calibration Low Maximum Tine Detection Range                                    | 140   | 200  | 260  | μs    |       |
| R <sub>PWM</sub> _1k     | Output PWM Duty Cycle Range for f <sub>PWM</sub> = 1.0 kHz for high speed slew rate | 10    | _    | 94   | %     | (32)  |
| R <sub>PWM</sub> _400    | Output PWM Duty Cycle Range for f <sub>PWM</sub> = 400 Hz                           | 6.0   | _    | 98   | %     | (32)  |
| R <sub>PWM</sub> _200    | Output PWM Duty Cycle Range for f <sub>PWM</sub> = 200 Hz                           | 5.0   | _    | 98   | %     | (32)  |
| nput timing              |                                                                                     |       | ı    | II.  | 11    |       |
| t <sub>IN</sub>          | Direct Input Toggle Timeout                                                         | 175   | 250  | 325  | ms    |       |
| Auto-retry timing        |                                                                                     |       | l    |      | П     |       |
| t <sub>AUTO</sub>        | Auto-retry Period                                                                   | 105   | 150  | 195  | ms    |       |
| Temperature on t         | the GND flag                                                                        |       | 1    | 1    | 1     | 1     |
| T <sub>OTWAR</sub>       | Thermal Prewarning Detection                                                        | 110   | 125  | 140  | °C    | (33)  |
| T <sub>FEED</sub>        | Analog Temperature Feedback at $T_A$ = 25 °C with $R_{CSNS}$ = 2.5 k $\Omega$       | 1.15  | 1.20 | 1.25 | V     |       |
| DT <sub>FEED</sub>       | Analog Temperature Feedback Derating with $R_{CSNS}$ = 2.5 k $\Omega$               | -3.5  | -3.7 | -3.9 | mV/°C | (34)  |

#### Notes

- 31. Clock Fail detector available for PWM\_en bit is set to logic [1] and CLOCK\_sel is set to logic [0].
- 32. The PWM ratio is measured at  $V_{HS}$  = 50% of  $V_{PWR}$  and for the default SR value. It is possible to put the device fully-on (PWM duty cycle 100%) and fully-off (duty cycle 0%). For values outside this range, a calibration is needed between the PWM duty cycle programming and the PWM on the output with  $R_L$  = 5.0  $\Omega$  resistive load.
- 33. Typical value guaranteed per design.
- 34. Value guaranteed per statistical analysis.

#### Table 5. Dynamic electrical characteristics (continued)

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions unless otherwise noted.

| Symbol                                       | Characteristic                                                   | Min. | Тур. | Max. | Unit | Notes |  |  |  |
|----------------------------------------------|------------------------------------------------------------------|------|------|------|------|-------|--|--|--|
| Pl interface characteristics <sup>(35)</sup> |                                                                  |      |      |      |      |       |  |  |  |
| f <sub>SPI</sub>                             | Maximum Frequency of SPI Operation                               | _    | _    | 8.0  | MHz  |       |  |  |  |
| t <sub>WRSTB</sub>                           | Required Low State Duration for RSTB                             | 10   | _    | _    | μs   | (36)  |  |  |  |
| t <sub>CSB</sub>                             | Rising Edge of CSB to Falling Edge of CSB (Required Setup Time)  | _    | -    | 1.0  | μs   | (37)  |  |  |  |
| t <sub>ENBL</sub>                            | Rising Edge of RSTB to Falling Edge of CSB (Required Setup Time) | _    | -    | 5.0  | μs   | (37)  |  |  |  |
| t <sub>LEAD</sub>                            | Falling Edge of CSB to Rising Edge of SCLK (Required Setup Time) | _    | -    | 500  | ns   | (37)  |  |  |  |
| twsclKh                                      | Required High State Duration of SCLK (Required Setup Time)       | _    | -    | 50   | ns   | (37)  |  |  |  |
| twsclki                                      | Required Low State Duration of SCLK (Required Setup Time)        | _    | -    | 50   | ns   | (37)  |  |  |  |
| t <sub>LAG</sub>                             | Falling Edge of SCLK to Rising Edge of CSB (Required Setup Time) | _    | _    | 60   | ns   | (37)  |  |  |  |
| t <sub>SI(SU)</sub>                          | SI to Falling Edge of SCLK (Required Setup Time)                 | _    | _    | 37   | ns   | (38)  |  |  |  |
| t <sub>SI(HOLD)</sub>                        | Falling Edge of SCLK to SI (Required Setup Time)                 | _    | _    | 49   | ns   | (38)  |  |  |  |
| t <sub>RSO</sub>                             | SO Rise Time • C <sub>L</sub> = 80 pF                            | -    | _    | 13   | ns   |       |  |  |  |
| t <sub>FSO</sub>                             | SO Fall Time • C <sub>L</sub> = 80 pF                            | -    | _    | 13   | ns   |       |  |  |  |
| t <sub>RSI</sub>                             | SI, CSB, SCLK, Incoming Signal Rise Time                         | _    | _    | 13   | ns   | (38)  |  |  |  |
| t <sub>FSI</sub>                             | SI, CSB, SCLK, Incoming Signal Fall Time                         | _    | _    | 13   | ns   | (38)  |  |  |  |
| t <sub>SO(EN)</sub>                          | Time from Falling Edge of CSB to SO Low-impedance                | _    | _    | 60   | ns   | (39)  |  |  |  |
| t <sub>SO(DIS)</sub>                         | Time from Rising Edge of CSB to SO High-impedance                | _    | _    | 60   | ns   | (40)  |  |  |  |

#### Notes

- 35. Parameters guaranteed by design.
- 36. RSTB low duration measured with outputs enabled and going to OFF or disabled condition.
- 37. Maximum setup time required for the 07XS3200 is the minimum guaranteed time needed from the microcontroller.
- 38. Rise and Fall time of incoming SI, CSB, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.
- 39. Time required for output status data to be available for use at SO. 1.0  $k\Omega$  on pull-up on CSB.
- 40. Time required for output status data to be terminated at SO. 1.0 k $\Omega$  on pull-up on CSB.

# 4.4 Timing diagrams



Figure 4. Output slew rate and time delays



Figure 5. Overcurrent shutdown protection



Figure 6. Bulb cooling management



Figure 7. Input timing switching characteristics



Figure 8. SCLK waveform and valid SO data delay time

# 5 Functional description

#### 5.1 Introduction

The 07XS3200 is one in a family of devices designed for low-voltage automotive lighting applications. Its two low  $R_{DS(on)}$  MOSFETs (dual 7.0 m $\Omega$ ) can control two separate 55 W/28 W bulbs and/or Xenon modules.

Programming, control and diagnostics are accomplished using a 16-bit SPI interface. Its output with selectable slew rate improves electromagnetic compatibility (EMC) behavior. Additionally, each output has its own parallel input or SPI control for pulse-width modulation (PWM) control if desired. The 07XS3200 allows the user to program via the SPI, the fault current trip levels and duration of acceptable lamp inrush. The device has fail-safe mode to provide fail-safe functionality of the outputs in case of MCU damaged.

# 5.2 Functional pin description

### 5.2.1 Output current monitoring (CSNS)

The Current Sense pin provides a current proportional to the designated HS0:HS1 output or a voltage proportional to the temperature on the GND flag. That current is fed into a ground-referenced resistor (2.5 k $\Omega$  typical) and its voltage is monitored by an MCU's A/D. The output type is selected via the SPI. This pin can be tri-stated through the SPI.

### 5.2.2 Direct inputs (IN0, IN1)

Each IN input wakes the device. The IN0:IN1 high-side input pins are also used to directly control HS0:HS1 high-side output pins. If the outputs are controlled by PWM module, the external PWM clock is applied to IN0 pin. These pins are to be driven with CMOS levels, and they have a passive internal pull-down, R<sub>DWN</sub>.

### 5.2.3 Fault status (FSB)

This pin is an open drain configured output requiring an external pull-up resistor to V<sub>DD</sub> for fault reporting. If a device fault condition is detected, this pin is active LOW. Specific device diagnostics and faults are reported via the SPI SO pin.

# 5.2.4 Wake (WAKE)

The WAKE input wakes the device. An internal clamp protects this pin from high damaging voltages with a series resistor (10 k $\Omega$  typ). This input has a passive internal pull-down,  $R_{DWN}$ .

# 5.2.5 PWM Clock (CLOCK)

The clock input wakes the device. The PWM frequency and timing are generated from clock input by the PWM module. The clock input frequency is the selectable factor  $2^7 = 128$ . This input has a passive internal pull-down,  $R_{DWN}$ .

## 5.2.6 Reset (RSTB)

The RESET input wakes the device. This is used to initialize the device configuration and fault registers, as well as place the device in a low-current Sleep mode. The pin also starts the watchdog timer when transitioning from logic [0] to logic [1]. This pin has a passive internal pull-down, R<sub>DWN</sub>.

### 5.2.7 Chip select (CSB)

The CSB pin enables communication with the master microcontroller (MCU). When this pin is in a logic [0] state, the device is capable of transferring information to, and receiving information from, the MCU. The 07XS3200 latches in data from the Input Shift registers to the addressed registers on the rising edge of CSB. The device transfers status information from the power output to the Shift register on the falling edge of CSB. The SO output driver is enabled when CSB is logic [0]. CSB should transition from a logic [1] to a logic [0] state only when SCLK is a logic [0]. CSB has an active internal pull-up from V<sub>DD</sub>, I<sub>UP</sub>.

### 5.2.8 Serial clock (SCLK)

The SCLK pin clocks the internal shift registers of the 07XS3200 device. The serial input (SI) pin accepts data into the input shift register on the falling edge of the SCLK signal while the serial output (SO) pin shifts data information out of the SO line driver on the rising edge of the SCLK signal. It is important the SCLK pin be in a logic low state whenever CSB makes any transition. For this reason, it is recommended the SCLK pin be in a logic [0] whenever the device is not accessed (CSB logic [1] state). SCLK has an active internal pull-down. When CSB is logic [1], signals at the SCLK and SI pins are ignored and SO is tri-stated (high-impedance) (see Figure 10, page 24). SCLK input has an active internal pull-down, I<sub>DWN</sub>.

### 5.2.9 Serial input (SI)

This is a serial interface (SI) command data input pin. Each SI bit is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI pin, starting with D15 (MSB) to D0 (LSB). The internal registers of the 07XS3200 are configured and controlled using a 5-bit addressing scheme described in Table 10, page 34. Register addressing and configuration are described in Tables 11, page 34. SI input has an active internal pull-down, I<sub>DWN</sub>.

### 5.2.10 Digital drain voltage (VDD)

This pin is an external voltage input pin used to supply power to the SPI circuit. In the event  $V_{DD}$  is lost ( $V_{DD}$  Failure), the device goes to Fail-safe mode.

### 5.2.11 **Ground (GND)**

These pins are the ground for the device.

# 5.2.12 Positive power supply (VPWR)

This pin connects to the positive power supply and is the source of operational power for the device. The VPWR contact is the backside surface mount tab of the package.

# 5.2.13 Serial output (SO)

The SO data pin is a tri-stateable output from the shift register. The SO pin remains in a high impedance state until the CSB pin is put into a logic [0] state. The SO data is capable of reporting the status of the output, the device configuration, the state of the key inputs, etc. The SO pin changes state on the rising edge of SCLK and reads out on the falling edge of SCLK. SO reporting descriptions are provided in Table 23, page 40.

## 5.2.14 High-side outputs (HS0, HS1)

Protected 7.0 m $\Omega$  high-side power outputs to the load.

# 5.2.15 Fail-safe input (FSI)

This pin incorporates an active internal pull-up current source from internal supply ( $V_{REG}$ ). This enables the watchdog timeout feature. When the FSI pin is opened, the watchdog circuit is enabled. After a watchdog timeout occurs, the output states depends on IN[0:1]. When the FSI pin is connected to GND, the watchdog circuit is disabled. The output states depends on IN[0:1] in case of  $V_{DD}$  Failure condition, in case  $V_{DD}$  failure detection is activated (VDD\_FAIL\_en bit sets to logic [1]).

## 5.3 Functional internal block description



Figure 9. Functional block diagram

### 5.3.1 Power supply

The 07XS3200 is designed to operate from 4.0 V to 28 V on the VPWR pin. Characteristics are provided from 6.0 V to 20 V for the device. The VPWR pin supplies power to internal regulator, analog, and logic circuit blocks. The  $V_{DD}$  supply is used for Serial Peripheral Interface (SPI) communication to configure and diagnose the device. This IC architecture provides a low quiescent current sleep mode. Applying  $V_{PWR}$  and  $V_{DD}$  to the device places the device in the Normal mode. The device transits to Fail-safe mode in case of failures on the SPI or/and on  $V_{DD}$  voltage.

### 5.3.2 High-side switches: HS0-HS1

These pins are the high-side outputs controlling automotive lamps located for the front of vehicle, such as 65 W/55 W bulbs and Xenon-HID modules. N-channel MOSFETs with 7.0 m $\Omega$  R<sub>DS(on)</sub> are self-protected and present extended diagnostics to detect bulb outage and a short-circuit fault condition. The HS output is actively clamped during turn off of inductive loads and inductive battery line. When driving DC motor or solenoid loads demand multiple switching, an external recirculation device must be used to maintain the device in its Safe Operating Area.

# 5.3.3 MCU interface and output control

In Normal mode, each bulb is controlled directly from the MCU through the SPI. A pulse width modulation control module allows improvement of lamp lifetime with bulb power regulation (PWM frequency range from 100 Hz to 400 Hz) and addressing the dimming application (day running light). An analog feedback output provides a current proportional to the load current or the temperature of the board. The SPI is used to configure and to read the diagnostic status (faults) of high-side outputs. The reported fault conditions are: open load, short-circuit to battery, short-circuit to ground (overcurrent and severe short-circuit), thermal shutdown, and under/overvoltage. The vehicle is lighter thanks to accurate and configurable overcurrent detection circuitry and wire-harness optimization.

In Fail-safe mode, each lamp is controlled with dedicated parallel input pins. The device is configured in default mode.

07XS3200

NXP Semiconductors 23

# 6 Functional device operation

# 6.1 SPI protocol description

The SPI interface has a full duplex, three-wire synchronous data transfer with four I/O lines associated with it: Serial Input (SI), Serial Output (SO), Serial Clock (SCLK), and Chip Select (CSB).

The SI/SO pins of the 07XS3200 follow a first-in first-out (D15 to D0) protocol, with both input and output words transferring the most significant bit (MSB) first. All inputs are compatible with 5.0 V or 3.3 V CMOS logic levels.



- Notes 1. RSTB is a logic [1] state during the above operation.
  - 2. D15:D0 relate to the most recent ordered entry of data into the device.
  - 3. OD15: OD0 relate to the first 16 bits of ordered fault and status data out of the device.

Figure 10. Single 16-Bit word SPI communication

## 6.2 Operational modes

The 07XS3200 has four operating modes: Sleep, Normal, Fail-safe and Fault. Table 6 and Figure 12 summarize details contained in succeeding paragraphs.

The Figure 11 describes an internal signal called IN\_ON[x] depending on IN[x] input.



Figure 11. IN\_ON[x] internal signal

The 07XS3200 transits to operating modes according to the following signals:

- wake-up = RSTB or WAKE or IN\_ON[0] or IN\_ON[1] or CLOCK\_ON,
- fail = (V<sub>DD</sub> Failure and VDD\_FAIL\_en) or (Watchdog timeout and FSI input not shorted to ground),
- fault = OC[0:1] or OT[0:1] or SC[0:1] or UV or (OV and OV dis).

Table 6. 07XS3200 operating modes

| Mode      | Wake-up | Fail | Fault | Comments                                                                                                                                                                   |
|-----------|---------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sleep     | 0       | Х    | х     | Device is in Sleep mode. All outputs are OFF.                                                                                                                              |
| Normal    | 1       | 0    | 0     | Device is currently in Normal mode. Watchdog is active if enabled.                                                                                                         |
| Fail-safe | 1       | 1    | 0     | Device is currently in Fail-safe mode due to watchdog timeout or V <sub>DD</sub> Failure conditions. The output states are defined with the RFS resistor connected to FSI. |
| Fault     | 1       | Х    | 1     | Device is currently in fault mode. The faulted output(s) is (are) OFF. The safe auto-retry circuitry is active to turn-on again the output(s).                             |

x = Don't care.



Figure 12. Operating modes

# 6.2.1 Sleep mode

The 07XS3200 is in Sleep mode when:

- V<sub>PWR</sub> and V<sub>DD</sub> are within the normal voltage range,
- wake-up = 0,
- fail = X,
- fault = X.

This is the Default mode of the device after first applying battery voltage (V<sub>PWR</sub>) prior to any I/O transitions. This is also the state of the device when the WAKE and RSTB, CLOCK\_ON and IN\_ON[0:1] are logic [0]. In the Sleep mode, the output and all unused internal circuitry, such as the internal regulator, are off to minimize draw current. In addition, all SPI-configurable features of the device are as if set to logic [0].

In the event of an external  $V_{PWR}$  supply disconnect, an unexpected current consumption may sink on the VDD supply pin (In Sleep state). This current leakage is about 70 mA instead of 5.0  $\mu$ A and it may impact the device reliability. The device recovers its normal operational mode once  $V_{PWR}$  is reconnected.

To avoid this unexpected current leakage on the VDD supply pin, maintain the device in Normal mode with RSTB pin set to logic[1]. This allows diagnosis of the battery disconnection event through UV fault reporting in SPI. Then, apply 0 V on the VDD supply pin to switch the device to Sleep state.

#### 6.2.2 Normal mode

The 07XS3200 is in Normal mode when:

- V<sub>PWR</sub> and V<sub>DD</sub> are within the normal voltage range,
- wake-up = 1,
- fail = 0,
- fault = 0.

In this mode, the NM bit is set to Ifault\_contrologic [1] and the outputs HS[0:1] are under control, as defined by the hson signal:

 $hson[x] = (((IN[x] \text{ and } \overline{DIR} \text{ dis}[x]) \text{ or On bit}[x]) \text{ and } \overline{PWM} \text{ en}) \text{ or (On bit } [x] \text{ and Duty } \text{ cycle}[x] \text{ and PWM en}).$ 

In this mode and also in Fail-safe, the fault condition reset depends on fault\\_control signal, as defined below:

fault\_control[x] = ((IN\_ON[x] and  $\overline{DIR}$ \_dis[x]) and  $\overline{PWM}$ \_en) or (On bit [x]).

### 6.2.2.1 Programmable PWM module

The outputs HS[0:1] are controlled by the programmable PWM module if PWM\_en and On bits are set to logic [1].

The clock frequency from CLOCK input pin or from the internal clock is the factor  $2^7$  (128) of the output PWM frequency (CLOCK\_sel bit). The outputs HS[0:1] can be controlled in the range of 5.0% to 98% with a resolution of 7 bits of duty cycle (Table 7). The state of other IN pin is ignored.

| On bit | Duty cycle | Output state               |
|--------|------------|----------------------------|
| 0      | Х          | OFF                        |
| 1      | 0000000    | PWM (1/128 duty cycle)     |
| 1      | 0000001    | PWM (2/128 duty cycle)     |
| 1      | 0000010    | PWM (3/128 duty cycle)     |
| 1      | n          | PWM ((n+1)/128 duty cycle) |

Table 7. Output PWM resolution

The timing includes seven programmable PWM switching delay (number of PWM clock rising edges) to improve overall EMC behavior of the light module (Table 8).

fully ON

| Table 8. | Output P | WM | switching delay |
|----------|----------|----|-----------------|
| Delay    | , hite   |    | Output delay    |

1111111

| Delay bits | Output delay          |
|------------|-----------------------|
| 000        | no delay              |
| 001        | 16 PWM clock periods  |
| 010        | 32 PWM clock periods  |
| 011        | 48 PWM clock periods  |
| 100        | 64 PWM clock periods  |
| 101        | 80 PWM clock periods  |
| 110        | 96 PWM clock periods  |
| 111        | 112 PWM clock periods |

The clock frequency from CLOCK is permanently monitored in order to report a clock failure in case the frequency is out a specified frequency range (from  $f_{CLOCK(LOW)}$  to  $f_{CLOCK(HIGH)}$ ). In case of clock failure, no PWM feature is provided, the On bit defines the outputs state and the CLOCK\_fail bit reports [1].

#### 6.2.2.2 Calibratable internal clock

The internal clock can vary as much as  $\pm 30$  percent corresponding to typical  $f_{PWM(0)}$  output switching period.

Using the existing SPI inputs and the precision timing reference already available to the MCU, the 07XS3200 allows clock period setting within ±10 percent of accuracy. Calibrating the internal clock is initiated by defined word to CALR register. The calibration pulse is provided by the MCU. The pulse is sent on the CSB pin after the SPI word is launched. At the moment, the CSB pin transitions from logic [1] to [0] until from logic [0] to [1] determines the period of internal clock with a multiplicative factor of 128.



In case a negative CSB pulse is outside a predefined time range (from  $t_{CSB(MIN)}$  to  $t_{CSB(MAX)}$ ), the calibration event is ignored and the internal clock is unaltered or reset to the default value ( $f_{PWM(0)}$ ), if this was not calibrated before.

The calibratable clock is used, instead of the clock from CLOCK input, when CLOCK\_sel is set to [1].

#### 6.2.3 Fail-safe mode

The 07XS3200 is in Fail-safe mode when:

- · V<sub>PWR</sub> is within the normal voltage range,
- wake-up = 1,
- fail = 1,
- fault = 0.

### 6.2.3.1 Watchdog

If the FSI input is not grounded, the watchdog timeout detection is active when either the WAKE or IN\_ON[0:1] or RSTB input pin transitions from logic [0] to logic [1]. The WAKE input is capable of being pulled up to V<sub>PWR</sub> with a series of limiting resistance limiting the internal clamp current according to the specification.

The watchdog timeout is a multiple of an internal oscillator. As long as the WD bit (D15) of an incoming SPI message is toggled within the minimum watchdog timeout period (WDTO), the device operates normally.

#### 6.2.3.2 Fail-safe conditions

If an internal watchdog timeout occurs before the WD bit for FSI open (Table 9) or in case of  $V_{DD}$  failure condition ( $V_{DD} < V_{DD(FAIL)}$ )) for VDD\_FAIL\_en bit is set to logic [1], the device reverts to a Fail-safe mode until the WD bit is written to logic [1] (see Fail-safe to Normal mode transition paragraph) and  $V_{DD}$  is within the normal voltage range.

Table 9. SPI watchdog activation

| Typical RFSI (Ω)      | Watchdog |  |  |
|-----------------------|----------|--|--|
| 0 (shorted to ground) | Disabled |  |  |
| (open)                | Enable   |  |  |

During the Fail-safe mode, the outputs depend on the corresponding input. The SPI register content is reset to their default value (except POR bit) and fault protections are fully operational.

The Fail-safe mode can be detected by monitoring the NM bit is set to [0].

#### 6.2.4 Normal and fail-safe mode transitions

Transition Fail-safe to Normal mode

To leave the Fail-safe mode,  $V_{DD}$  must be in nominal voltage and the microcontroller has to send a SPI command with WDIN bit set to logic [1]; the other bits are not considered. The previous latched faults are reset by the transition into Normal mode (auto-retry included). Moreover, the device can be brought out of the Fail-safe mode due to watchdog timeout issue by forcing the FSI pin to logic [0].

Transition Normal to Fail-safe mode

To leave the Normal mode, a fail-safe condition must occurred (fail=1). The previous latched faults are reset by the transition into Fail-safe mode (auto-retry included).

#### 6.2.5 Fault mode

The 07XS3200 is in Fault mode when:

- V<sub>PWR</sub> and V<sub>DD</sub> are within the normal voltage range,
- wake-up = 1,
- fail = X,
- fault=1.

This device indicates the faults below as they occur by driving the FSB pin to logic [0] for RSTB input is pulled up:

- Overtemperature fault,
- · Overcurrent fault,
- · Severe short-circuit fault.
- Output(s) shorted to V<sub>PWR</sub> fault in OFF state,
- · Open load fault in OFF state,
- Overvoltage fault (enabled by default),
- Undervoltage fault.

The FSB pin automatically returns to logic [1] when the fault condition is removed, except for overcurrent, severe short-circuit, overtemperature and undervoltage which is reset by a new turn-on command (each fault\_control signal to be toggled).

Fault information is retained in the SPI fault register and is available (and reset) via the SO pin during the first valid SPI communication.

The open load fault in ON state is only reported through SPI register without effect on the corresponding output state (HS[x]) and the FS pin.

# 6.2.6 Start-up sequence

The 07XS3200 enters in Normal mode after start-up if following sequence is provided:

- VPWR and VDD power supplies must be above their undervoltage thresholds
- generate wake-up event (wake-up=1) from 0 to 1 on RSTB. The device switches to normal mode with SPI register content is reset (as
  defined in Table 11 and Table 23). All features of the 07XS3200 are available after 50 μs typical, and all SPI registers are set to default
  values (set to logic [0]).
- toggle WD bit from 0 to 1

And, in case the PWM module is used (PWM en bit is set to logic [1]) with an external reference clock:

• apply PWM clock on CLOCK input pin after maximum 200 μs (min. 50 μs)

If the correct start-up sequence is not provided, the PWM function is not guaranteed.

## 6.3 Protection and diagnostic features

#### 6.3.1 Protections

### 6.3.1.1 Over-temperature fault

The 07XS3200 incorporates over-temperature detection and shutdown circuitry for each output structure.

Two cases need to be considered when the output temperature is higher than T<sub>SD</sub>:

- If the output command is ON: the corresponding output is latched OFF. FSB is latched to logic [0]. To delatch the fault and be able to
  turn ON again the outputs, the failure condition must disappear and the auto-retry circuitry must be active, or the corresponding output
  must be commanded OFF and then ON (toggling fault\_control signal of corresponding output) or the V<sub>SUPPLY(POR)</sub> condition, if V<sub>DD</sub> = 0.
- If the output command is OFF: FSB changes to logic [0] till the corresponding output temperature are below T<sub>SD</sub>.

For both cases, the fault register OT[0:1] bit into the status register is set to [1]. The fault bits are cleared in the status register after a SPI read command.

#### 6.3.1.2 Overcurrent fault

The 07XS3200 incorporates output shutdown in order to protect each output structure against resistive short-circuit condition. This protection is composed by four predefined current levels (time dependent) to fit Xenon-HID manners by default or 55 W bulb profiles, selectable by Xenon bit (as illustrated Figure 14, page 37).

In the first turn-on, the lamp filament is cold and the current is huge. Fault\_control signal transitions from logic [0] to [1] or an auto-retry defines this event. In this case, the overcurrent protection is fitted to inrush current, as shown in Figure 5. This overcurrent protection is programmable: OC[1:0] bits select overcurrent slope speed and OCHI1 current step can be removed in case the OCHI bit is set to [1].



In Steady state, the wire harness is protected by OCLO2 current level by default. Three other DC overcurrent levels are available: OCLO1 or OCLO3 or OCLO4 based on the state of the OCLO[1,0] bits.

If the load current level ever reaches the overcurrent detection level, the corresponding output latches the output OFF and FSB is also latched to logic [0]. To delatch the fault and be able to turn ON again the corresponding output, the failure condition must disappear and the auto-retry circuitry must be active or the corresponding output must be commanded OFF and then ON (toggling fault\_control signal of corresponding output) or  $V_{SUPPLY(POR)}$  condition if  $V_{DD} = 0$ .

The SPI fault report (OC[0:1] bits) is removed after a read operation.

In Normal mode using internal PWM module, the 07XS3200 incorporates also a cooling bulb filament management if OC\_mode and Xenon are set to logic [1]. In this case, the first step of multi-step overcurrent protection depends on the previous OFF duration, as illustrated in Figure 6. The following figure illustrates the current level used in function to the duration of previous OFF state (toff). The slope of cooling bulb emulator is configurable with OCOFFCB[1:0] bits.

07XS3200

NXP Semiconductors 29

#### Depending on toff



#### 6.3.1.3 Severe short-circuit fault

The 07XS3200 provides output shutdown to protect each output in case of a severe short-circuit during of the output switching.

If the short-circuit impedance is below  $R_{SHORT}$ , the device latches the output OFF, FSB changes to logic [0] and the fault register SC[0:1] bit is set to [1]. To delatch the fault and be able to turn ON again the outputs, the failure condition must disappear and the corresponding output must be commanded OFF and then ON (toggling fault\_control signal of corresponding output) or  $V_{SUPPLY(POR)}$  condition if  $V_{DD} = 0$ . The SPI fault report (SC[0:1] bits) is removed after a read operation.

### 6.3.1.4 Overvoltage fault (enabled by default)

By default, the overvoltage protection is enabled. The 07XS3200 shuts down all outputs and FSB goes to logic [0] during an overvoltage fault condition on the VPWR pin  $(V_{PWR} \ge V_{PWR(OV)})$ . The outputs remain in the OFF state until the overvoltage condition is removed  $(V_{PWR} \le V_{PWR(OV)} - V_{PWR(OVHYS)})$ . When experiencing this fault, the OVF fault bit is set to logic [1] and cleared after either a valid SPI read. The overvoltage protection can be disabled through the SPI  $(OV_{dis})$  bit is disabled set to logic [1]). The fault register reflects any overvoltage condition  $(V_{PWR} \ge V_{PWR(OV)})$ . This overvoltage diagnosis, as a warning, is removed after a read operation, if the fault condition disappears. The HS[0:1] outputs are not commanded in  $R_{DS(on)}$  above the OV threshold.

### 6.3.1.5 Undervoltage fault

The output(s) latch off at some battery voltage below VPWR<sub>(UV)</sub>. As long as the V<sub>DD</sub> level stays within its operating limits, internal logic reporting and configuration remain accessible. However, it is not possible to turn the output ON again as long as V<sub>PWR</sub> remains below V<sub>PWR(UV)</sub>. In the case where battery voltage drops below the undervoltage threshold (V<sub>PWR</sub>  $\leq$  V<sub>PWR(UV)</sub>), the outputs turn off, FSB goes to logic [0], and the fault register UV bit is set to [1].

Two cases need to be considered when the battery level recovers ( $V_{PWR} > V_{PWR(UV)UP}$ ):

- If outputs command are low, FSB goes to logic [1] but the UV bit remains set to 1 until the next read operation (warning report).
- If the output command is ON, FSB remains at logic [0]. To delatch the fault and be able to turn ON again the outputs, the failure condition
  must disappear and the auto-retry circuitry must be active or the corresponding output must be commanded OFF and then ON (toggling
  fault\_control signal of corresponding output) or V<sub>SUPPLY(POR)</sub> condition if V<sub>DD</sub> = 0.

In **extended mode**, the output is protected by overtemperature shutdown circuitry. All previous latched faults, occurred when  $V_{PWR}$  was within the normal voltage range, are guaranteed if  $V_{DD}$  is within the operational voltage range or until  $V_{SUPPLY(POR)}$  if VDD = 0. Any new OT fault is detected (VDD failure included) and reported through SPI above  $VPWR_{(UV)}$ . The output state is not changed as long as the  $V_{PWR}$  voltage does not drop any lower than 3.5 V typical.

All latched faults (overtemperature, overcurrent, severe short-circuit, over and undervoltage) are reset if:

- V<sub>DD</sub> ≤ V<sub>DD(FAIL)</sub> with V<sub>PWR</sub> in nominal voltage range
- V<sub>DD</sub> and V<sub>PWR</sub> supplies is below V<sub>SUPPLY(POR)</sub> voltage value



Figure 13. Auto-retry state machine

### 6.3.2 Auto-retry

The auto-retry circuitry is used to reactivate the output(s) automatically in case of overcurrent or overtemperature or undervoltage failure conditions to provide a high availability of the load. Auto-retry feature is available in Fault mode. It is activated in case of internal retry signal is set to logic [1]:

retry[x] = OC[x] or OT[x] or UV

The feature retries to switch-on the output(s) after one auto-retry period (t<sub>AUTO</sub>) with a limitation in term of number of occurrence (16 for each output). The counter of retry occurrences is reset in case of Fail-safe to Normal or Normal to Fail-safe mode transitions. At each auto-retry, the overcurrent detection is set to default values in order to sustain the inrush current. The Figure 13 describes the auto-retry state machine.

# 6.3.3 Diagnostic

Output Shorted to VPWR Fault

The 07XS3200 incorporates output shorted to  $V_{PWR}$  detection circuitry in OFF state. Output shorted to  $V_{PWR}$  fault is detected if output voltage is higher than  $V_{OSD(THRES)}$  and reported as a fault condition when the output is disabled (OFF). The output shorted to  $V_{PWR}$  fault is latched into the status register after the internal gate voltage is pulled low enough to turn OFF the output. The OS[0:1] and OL\_OFF[0:1] fault bits are set in the status register and FSB pin reports in real time the fault. If the output shorted to  $V_{PWR}$  fault is removed, the status register is cleared after reading the register. The open output shorted to  $V_{PWR}$  protection can be disabled through SPI (OS\_DIS[0:1] bit).

## 6.3.4 Open load faults

The 07XS3200 incorporates three dedicated open load detection circuitries on the output to detect in OFF and in ON state.

### 6.3.4.1 Open load detection in off state

The OFF output open load fault is detected when the output voltage is higher than  $V_{OLD(THRES)}$  pulled up with internal current source  $(I_{OLD(OFF)})$  and reported as a fault condition when the output is disabled (OFF). The OFF Output open load fault is latched into the status register or when the internal gate voltage is pulled low enough to turn OFF the output. The OL\_OFF[0:1] fault bit is set in the status register. If the open load fault is removed (FSB output pin goes to high), the status register is cleared after reading the register.

The OFF output open load protection can be disabled through SPI (OLOFF DIS[0:1] bit).

### 6.3.4.2 Open load detection in on state

The ON output open load current thresholds can be chosen by the SPI to detect a standard bulbs or LEDs (OLLED[0:1] bit set to logic [1]). In the case where load current drops below the defined current threshold OLON bit is set to logic [1], the output stays ON and FSB is not disturbed.

### 6.3.4.3 Open load detection in on state for LED

Open load for LEDs only (OLLED[0:1] set to logic [1]) is detected periodically each  $t_{OLLED}$  (fully-on, D[6:0]=7F). To detect OLLED in fully-on state, the output must be ON at least  $t_{OLLED}$ . To delatch the diagnosis, the condition should be removed and the SPI read operation is needed (OL\_ON[0:1] bit). The ON output open load protection can be disabled through the SPI (OLON\_DIS[0:1] bit).

### 6.3.4.4 Analog current recopy and temperature feedbacks

The CSNS pin is an analog output reporting a current proportional to the designed output current or a voltage proportional to the temperature of the GND flag (pin #14). The routing is SPI programmable (TEMP\_en, CSNS\_en, CSNS\_s[1,0] and CSNS\_ratio\_s bits). If the current recopy is active, the CSNS output delivers current only during ON time of the output switch without overshoot. The maximum current is 2.0 mA, typical. The typical value of external CSNS resistor connected to the ground is 2.5 k $\Omega$ . The current recopy is not active in Fail-safe mode.

### 6.3.4.5 Temperature prewarning detection

In Normal mode, the 07XS3200 provides a temperature prewarning reported via the SPI, in case the temperature of the GND flag is higher than T<sub>OTWAR</sub>. This diagnosis (OTW bit set to [1]) is latched in the SPI DIAGR0 register. To delatch, a read SPI command is needed.

# 6.3.5 Active clamp on VPWR

The device provides an active gate clamp circuit in order to limit the maximum transient  $V_{PWR}$  voltage at  $V_{PWR(CLAMP)}$ . In case of an overload on an output, the corresponding output is turned off, which leads to high voltage at VPWR with an inductive  $V_{PWR}$  line. When the  $V_{PWR}$  voltage exceeds  $V_{PWR(CLAMP)}$  threshold, the turn-off on the corresponding output is deactivated and all HS[0:1] outputs are switched ON automatically to demagnetize the inductive battery line.

## 6.3.6 Reverse battery on VPWR

The output survives the application of reverse voltage as low as -18 V. Under these conditions, the ON resistance of the output is two times higher than a typical ohmic value in forward mode. No additional passive components are required except on the V<sub>DD</sub> current path.

## 6.3.7 Ground disconnect protection

In the event the 07XS3200 ground is disconnected from load ground, the device protects itself and safely turns OFF the output, regardless of the state of the output at the time of disconnection (maximum  $V_{PWR}$  = 16 V). A 10 k $\Omega$  resistor needs to be added between the MCU and each digital input pin to ensure the device turns off, during a ground disconnect and to prevent this pin from exceeding maximum ratings.

### 6.3.8 Loss of supply lines

### 6.3.8.1 Loss of $V_{DD}$

If the external  $V_{DD}$  supply is disconnected (or not within specification:  $V_{DD} < V_{DD(FAIL}$ ), with the VDD\_FAIL\_en bit set to logic [1]), all SPI register content is reset.

The outputs can still be driven by the direct inputs IN[0:1] if  $V_{PWR}$  is within specified voltage range. The 07XS3200 uses the battery input to power the output MOSFET-related current sense circuitry and any other internal logic providing Fail-safe device operation with no  $V_{DD}$  supplied. In this state, the overtemperature, overcurrent, severe short-circuit, short to VPWR and OFF open load circuitry are fully operational, with default values corresponding to all SPI bits are set to logic [0]. No current is conducted from  $V_{PWR}$  to  $V_{DD}$ .

### 6.3.8.2 Loss of $V_{PWR}$

If the external  $V_{PWR}$  supply is disconnected (or not within specification), the SPI configuration, reporting, and daisy chain features are provided for RSTB to set to logic [1] under  $V_{DD}$  in nominal conditions. This fault condition can be diagnosed with UV fault in SPI STATR\_s registers. The SPI pull-up and pull-down current sources are not operational. The previous device configuration is maintained. No current is conducted from  $V_{DD}$  to  $V_{PWR}$ .

# 6.3.8.3 Loss of $V_{PWR}$ and $V_{DD}$

If the external  $V_{PWR}$  and  $V_{DD}$  supplies are disconnected (or not within specification:  $(V_{DD}$  and  $V_{PWR}) < V_{SUPPLY(POR)}$ ), all SPI register contents are reset, with default values corresponding to all SPI bits set to logic [0] and all latched faults reset.

### 6.3.9 EMC performances

All following tests are performed on the Freescale evaluation board in accordance with the typical application schematic.

The device is protected in the event of positive and negative transients on the V<sub>PWR</sub> line (per ISO 7637-2).

The 07XS3200 successfully meets the Class 5 of the CISPR25 emission standard and 200 V/m or BCI 200 mA injection level for immunity tests.

# 6.4 Logic commands and registers

# 6.4.1 Serial input communication

SPI communication is accomplished using 16-bit messages. A message is transmitted by the MCU starting with the MSB D15 and ending with the LSB, D0 (Table 10). Each incoming command message on the SI pin can be interpreted using the following bit assignments: the MSB, D15, is the watchdog bit (WDIN). In some cases, output selection is done with bit D13. The next four bits, D14-D12:D10, are used to select the command register. The remaining nine bits, D8:D0, are used to configure and control the outputs and their protection features.

Multiple messages can be transmitted in succession to accommodate those applications where daisy-chaining is desirable, or to confirm transmitted data, as long as the messages are all multiples of 16 bits. Any attempt made to latch in a message that is not 16 bits will be ignored. The 07XS3200 has defined registers, which are used to configure the device and to control the state of the outputs. Table 11 summarizes the SI registers.

07XS3200

NXP Semiconductors 33

Table 10. SI message bit assignment

| Bit sig | SI Msg bit   | Message bit description                                                                          |
|---------|--------------|--------------------------------------------------------------------------------------------------|
| MSB     | D15          | Watchdog in: toggled to satisfy watchdog requirements.                                           |
|         | D13          | Register address bit used in some cases for output selection (Table 12).                         |
|         | D14, D12:D10 | Register address bits.                                                                           |
|         | D9           | Not used (set to logic [0]).                                                                     |
| LSB     | D8:D0        | Used to configure the inputs, outputs, and the device protection features and SO status content. |

Table 11. Serial input address and configuration bit map

| SI                                                                                                              |          |         |         |         |         |         |    |                 |        |                       | SI Data         |          |                |                 |                |                  |
|-----------------------------------------------------------------------------------------------------------------|----------|---------|---------|---------|---------|---------|----|-----------------|--------|-----------------------|-----------------|----------|----------------|-----------------|----------------|------------------|
| Register                                                                                                        | D15      | D1<br>4 | D1<br>3 | D1<br>2 | D1<br>1 | D1<br>0 | D9 | D8              | D7     | D6                    | D5              | D4       | D3             | D2              | D1             | D0               |
| STATR_s                                                                                                         | WDI<br>N | Х       | Х       | 0       | 0       | 0       | 0  | 0               | 0      | 0                     | 0               | SOA4     | SOA3           | SOA2            | SOA1           | SOA0             |
| PWMR_s                                                                                                          | WDI<br>N | 1       | Α       | 0       | 0       | 1       | 0  | 0 (41)          | ON_s   | PWM6_s                | PWM5_s          | PWM4_s   | PWM3_s         | PWM2_s          | PWM1_s         | PWM0_s           |
| CONFR0<br>_s                                                                                                    | WDI<br>N | 1       | Α       | 0       | 1       | 0       | ō  | 0               | 0      | 0                     | DIR_dis_s       | SR1_s    | SR0_s          | DELAY2_s        | DELAY1_        | DELAY0_s         |
| CONFR1<br>_s                                                                                                    | WDI<br>N | 1       | Α       | 0       | 1       | 1       | 0  | 0               | 0      | Retry_<br>unlimited_s | Retry_dis_<br>s | OS_dis_s | OLON_dis_<br>s | OLOFF_dis<br>_s | OLLED_e<br>n_s | CSNS_rati<br>o_s |
| OCR_s                                                                                                           | WDI<br>N | 1       | Α       | 1       | 0       | 0       | 0  | Xenon<br>_s     | BC1_s  | BC0_s                 | OC1_s           | OC0_s    | OCHI_s         | OLCO1_s         | OLCO0_s        | OC_mode_<br>s    |
| GCR                                                                                                             | WDI<br>N | 0       | 0       | 1       | 0       | 1       | 0  | VDD_F<br>AIL_en | PWM_en | CLOCK_se              | TEMP_en         | CSNS_en  | CSNS1          | CSNS0           | Х              | OV_dis           |
| CALR                                                                                                            | WDI<br>N | 0       | 0       | 1       | 1       | 1       | 0  | 1               | 0      | 1                     | 0               | 1        | 1              | 0               | 1              | 1                |
| Register<br>state after<br>RST=0 or<br>V <sub>DD(FAIL)</sub><br>or<br>V <sub>SUPPLY(</sub><br>POR)<br>condition |          | 0       | 0       | x       | х       | х       | 0  | 0               | 0      | 0                     | 0               | 0        | 0              | 0               | 0              | 0                |

x=Don't care.

#### Notes

41. The PWMR\_s D8 bit must always be a logic low and never placed in a logic high.

s=Output selection with the bit A as defined in Table 12.

### 6.4.2 Device register addressing

The following section describes the possible register addresses (D[14:10]) and their impact on device operation.

### 6.4.2.1 Address XX000—status register (STATR\_s)

The STATR register is used to read the device status and the various configuration register contents without disrupting the device operation or the register contents. The register bits D[4:0] determine the content of the first sixteen bits of SO data. In addition to the device status, this feature provides the ability to read the content of the PWMR\_s, CONFR0\_s, CONFR1\_s, OCR\_s, GCR and CALR registers (Refer to Serial output communication (device status return data).

### 6.4.2.2 Address A<sub>1</sub>A<sub>0</sub>001—output PWM control register (PWMR\_s)

The PWMR\_s register allows the MCU to control the state of corresponding output through the SPI. Each output "s" is independently selected for configuration based on the state of the D13 bit (Table 12).

Table 12. Output selection

| A (D13) | HS Selection  |  |  |
|---------|---------------|--|--|
| 0       | HS0 (default) |  |  |
| 1       | HS1           |  |  |

Bit D7 sets the output state. A logic [1] enables the corresponding output switch and a logic [0] turns it OFF (if IN input is also pulled down). Bits D6:D0 set the output PWM duty cycle to one of 128 levels for PWM\_en is set to logic [1], as shown Table 7.

# 6.4.2.3 Address A<sub>1</sub>A<sub>0</sub>010—output configuration register (CONFR0\_S)

The CONFR0\_s register allows the MCU to configure corresponding output switching through the SPI. Each output "s" is independently selected for configuration based on the state of the D14:D13 bits (Table 12).

For the selected output, a logic [0] on bit D5 (DIR\_DIS\_s) enables the output for direct control. A logic [1] on bit D5 disables the output from direct control (in this case, the output is only controlled by the On bit).

D4:D3 bits (SR1\_s and SR0\_s) are used to select the high or medium or low speed slew rate for the selected output, the default value [00] corresponds to the medium speed slew rate (Table 13).

Table 13. Slew rate speed selection

| SR1_s (D4) | SR0_s (D3) | Slew Rate Speed  |
|------------|------------|------------------|
| 0          | 0          | medium (default) |
| 0          | 1          | low              |
| 1          | 0          | high             |
| 1          | 1          | Not used         |

Incoming message bits D2:D0 reflect the desired output that will be delayed of predefined PWM clock rising edges number, as shown Table 8, (only available for PWM\_en bit is set to logic [1]).

## 6.4.2.4 Address A<sub>1</sub>A<sub>0</sub>011—output configuration register (CONFR1\_s)

The CONFR1\_s register allows the MCU to configure corresponding output fault management through the SPI. Each output "s" is independently selected for configuration based on the state of the D14:D13 bits (Table 12).

A logic [1] on bit D6 (RETRY\_unlimited\_s) disables the auto-retry counter for the selected output, the default value [0] corresponds to enable auto-retry feature with time limitation.

A logic [1] on bit D5 (RETRY\_dis\_s) disables the auto-retry for the selected output, the default value [0] corresponds to enable this feature. A logic [1] on bit D4 (OS\_dis\_s) disables the output hard shorted to V<sub>PWR</sub> protection for the selected output, the default value [0] corresponds to enable this feature.

A logic [1] on bit D3 (OLON\_dis\_s) disables the ON output open load detection for the selected output, the default value [0] corresponds to enable this feature (Table 14).

07XS3200

NXP Semiconductors 35

A logic [1] on bit D2 (OLOFF\_dis\_s) disables the OFF output open load detection for the selected output, the default value [0] corresponds to enable this feature.

A logic [1] on bit D1 (OLLED\_en\_s) enables the ON output open load detection for LEDs for the selected output, the default value [0] corresponds to ON output open load detection is set for bulbs (Table 14).

Table 14. ON open load selection

| OLON_dis_s (D3) | OLLED_en_s<br>(D1) | ON open load detection               |
|-----------------|--------------------|--------------------------------------|
| 0               | 0                  | enable with bulb threshold (default) |
| 0               | 1                  | enable with LED threshold            |
| 1               | Х                  | disable                              |

A logic [1] on bit D0 (CSNS\_ratio\_s) selects the high ratio on the CSNS pin for the corresponding output. The default value [0] is the low ratio (Table 15).

Table 15. Current sense ratio selection

| CSNS_high_s (D0) | Current Sense Ratio |
|------------------|---------------------|
| 0                | CRS0 (default)      |
| 1                | CRS1                |

### 6.4.2.5 Address A<sub>1</sub>A<sub>0</sub>100—output overcurrent register (OCR)

The OCR\_s register allows the MCU to configure corresponding output overcurrent protection through the SPI. Each output "s" is independently selected for configuration based on the state of the D14:D13 bits (Table 12).

A logic [1] on bit D8 (Xenon s) disables the Xenon bulb overcurrent profile, as described Figure 14.



Xenon bit set to logic [1]:

t<sub>OC1</sub>



Figure 14. Overcurrent profile depending on xenon bit

D[7:6] bits allow to MCU to programmable bulb cooling curve and D[5:4] bits inrush curve for selected output, as shown Table 16 and Table 17.

Table 16. Cooling curve selection

| BC1_s (D7) | BC0_s (D6) | Profile Curves Speed |
|------------|------------|----------------------|
| 0          | 0          | medium (default)     |
| 0          | 1          | slow                 |
| 1          | 0          | fast                 |
| 1          | 1          | medium               |

Table 17. Inrush curve selection

| OC1_s (D5) | OC0_s (D4) | Profile Curves Speed |
|------------|------------|----------------------|
| 0          | 0          | slow (default)       |
| 0          | 1          | fast                 |
| 1          | 0          | medium               |
| 1          | 1          | very slow            |

A logic [1] on bit D3 (OCHI\_s bit) the OCHI1 level is replaced by OCHI2 during t<sub>OC1</sub>, as shown Figure 15.



Figure 15. Overcurrent profile with OCHI bit set to '1'

The wire harness is protected by one of four possible current levels in steady state, as defined in Table 18.

Table 18. Output steady state selection

| OCLO1 (D2) | OCLO0 (D1) | Steady state current |
|------------|------------|----------------------|
| 0          | 0          | OCLO2 (default)      |
| 0          | 1          | OCLO3                |
| 1          | 0          | OCLO4                |
| 1          | 1          | OCLO1                |

Bit D0 (OC\_mode\_sel) allows to select the overcurrent mode, as described Table 19.

Table 19. Overcurrent mode selection

| OC_mode_s (D0) | Overcurrent mode                           |
|----------------|--------------------------------------------|
| 0              | only inrush current management (default)   |
| 1              | inrush current and bulb cooling management |

Address 00101—GLObal configuration regIster (GCR)

The GCR register allows the MCU to configure the device through the SPI.

Bit D8 allows the MCU to enable or disable the  $V_{DD}$  failure detector. A logic [1] on VDD\_FAIL\_en bit allows switch of the outputs HS[0:1] with PWMR register device in Fail-safe mode in case of  $V_{DD}$  <  $V_{DD(FAIL)}$ .

Bit D7 allows the MCU to enable or disable the PWM module. A logic [1] on PWM\_en bit allows control of the outputs HS[0:1] with PWMR register (the direct input states are ignored).

Bit D6 (CLOCK\_sel) allows to select the clock used as reference by PWM module, as described in the following Table 20.

Table 20. PWM module selection

| PWM_en (D7) | CLOCK_sel (D6) | PWM module                                        |
|-------------|----------------|---------------------------------------------------|
| 0           | Х              | PWM module disabled (default)                     |
| 1           | 0              | PWM module enabled with external clock from CLOCK |
| 1           | 1              | PWM module enabled with internal calibrated clock |

Bits D5:D4 allow the MCU to select one of two analog feedback on CSNS output pin, as shown in Table 21.

Table 21. CSNS reporting selection

| TEMP_en (D5) | CSNS_en (D4) | CSNS reporting                                 |
|--------------|--------------|------------------------------------------------|
| 0            | 0            | CSNS tri-stated (default)                      |
| Х            | 1            | current recopy of selected output (D3:2] bits) |
| 1            | 0            | temperature on GND flag                        |

Table 22. Output current recopy selection

| CSNS1 (D3) | CSNS0 (D2) | CSNS reporting |
|------------|------------|----------------|
| 1          | 0          | HS0            |
| 1          | 1          | HS1            |

The GCR register disables the overvoltage protection (D0). When this bit is [0], the overvoltage is enabled (default value).

#### 6.4.2.6 Address 00111—calibration register (CALR)

The CALR register allows the MCU to calibrate internal clock, as explained in Figure 13.

### 6.4.3 Serial output communication (device status return data)

When the CSB pin is pulled low, the output register is loaded. Meanwhile, the data is clocked out MSB- (OD15-) first as the new message data is clocked into the SI pin. The first sixteen bits of data clocking out of the SO, and following a CSB transition, is dependent upon the previously written SPI word.

Any bits clocked out of the Serial Output (SO) pin after the first 16 bits are representative of the initial message bits clocked into the SI pin since the CSB pin first transitioned to a logic [0]. This feature is useful for daisy-chaining devices as well as message verification.

A valid message length is determined following a CSB transition of [0] to [1]. If there is a valid message length, the data is latched into the appropriate registers. A valid message length is a multiple of 16 bits. At this time, the SO pin is tri-stated and the fault status register is now able to accept new fault status information.

SO data represents information ranging from fault status to register contents, user selected by writing to the STATR bits OD4, OD3, OD2, OD1, and OD0. The value of the previous bit SOA3 determines which output the SO information applies to for the registers which are output specific; viz., Fault, PWMR, CONFR0, CONFR1, and OCR registers.

Note that the SO data continues to reflect the information for each output that was selected during the most recent STATR write until changed with an updated STATR write.

The output status register correctly reflects the status of the STATR-selected register data at the time that the CSB is pulled to a logic [0] during SPI communication, and/or for the period of time since the last valid SPI communication, with the following exception:

- The previous SPI communication was determined to be invalid. In this case, the status is reported as though the invalid SPI communication never occurred
- The V<sub>PWR</sub> voltage is below 4.0 V, the status must be ignored by the MCU

## 6.4.4 Serial output bit assignment

The 16 bits of serial output data depend on the previous serial input message, as explained in the following paragraph. Table 23, summarizes SO returned data for bits OD15:OD0.

- Bit OD15 is the MSB; it reflects the state of the watchdog bit from the previously clocked-in message
- Bits OD14:OD10 reflect the state of the bits SOA4:SOA0 from the previously clocked in message
- Bit OD9 is set to logic [1] in Normal mode (NM)
- The contents of bits OD8:OD0 depend on bits D4:D0 from the most recent STATR command SOA4:SOA0 as explained in the
  paragraph following Table 23

Table 23. Serial output bit map description

|                                                                        | Previous STATR SO returned data |                  |                  |                  |                  |          |          |          |          |          |          |         |                     |                |                           |                 |              |                |                 |                |                  |
|------------------------------------------------------------------------|---------------------------------|------------------|------------------|------------------|------------------|----------|----------|----------|----------|----------|----------|---------|---------------------|----------------|---------------------------|-----------------|--------------|----------------|-----------------|----------------|------------------|
|                                                                        | S<br>O<br>A<br>4                | S<br>O<br>A<br>3 | S<br>O<br>A<br>2 | S<br>O<br>A<br>1 | S<br>O<br>A<br>0 | OD<br>15 | OD<br>14 | OD<br>13 | OD<br>12 | OD<br>11 | OD<br>10 | O<br>D9 | OD8                 | OD7            | OD6                       | OD5             | OD4          | OD3            | OD2             | OD1            | OD0              |
| STATR<br>_s                                                            | 1                               | Α                | 0                | 0                | 0                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | POR                 | UV             | OV                        | OLON_           | OLOFF<br>_s  | OS_s           | OT_s            | SC_s           | OC_s             |
| PWMR<br>_s                                                             | 1                               | Α                | 0                | 0                | 1                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | 0                   | ON_<br>s       | PWM6<br>_s                | PWM5<br>_s      | PWM4<br>_s   | PWM3_s         | PWM2_s          | PWM1_s         | PWM0_s           |
| CONFR<br>0_s                                                           | 1                               | Α                | 0                | 1                | 0                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | Х                   | Х              | х                         | DIR_di<br>s_s   | SR1_s        | SR0_s          | DELAY2_s        | DELAY1_<br>s   | DELAY0_<br>s     |
| CONFR<br>1_s                                                           | 1                               | Α                | 0                | 1                | 1                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | х                   | х              | Retry_<br>unlimit<br>ed_s | Retry_<br>dis_s | OS_di<br>s_s | OLON_dis_<br>s | OLOFF_dis_<br>s | OLLED_e<br>n_s | CSNS_ra<br>tio_s |
| OCR_s                                                                  | 1                               | Α                | 1                | 0                | 0                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | Xeno<br>n_s         | BC1_           | BC0_s                     | OC1_s           | OC0_         | OCHI_s         | OCLO1_s         | OCLO0_         | OC_mod<br>e_s    |
| GCR                                                                    | 0                               | 0                | 1                | 0                | 1                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | VDD<br>_FAI<br>L_en | PW<br>M_e<br>n | CLOC<br>K_sel             | TEMP<br>_en     | CSNS<br>_en  | CSNS1          | CSNS0           | х              | OV_dis           |
| DIAGR<br>0                                                             | 0                               | 0                | 1                | 1                | 1                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | Х                   | Х              | х                         | х               | х            | х              | CLOCK_fail      | CAL_fail       | OTW              |
| DIAGR<br>1                                                             | 0                               | 1                | 1                | 1                | 1                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | Х                   | Х              | х                         | х               | IN1          | IN0            | Х               | ×              | WD_en            |
| DIAGR<br>2                                                             | 1                               | 0                | 1                | 1                | 1                | WDI<br>N | SOA<br>4 | SOA<br>3 | SOA<br>2 | SOA<br>1 | SOA<br>0 | NM      | Х                   | Х              | х                         | х               | х            | х              | 0               | 1              | 0                |
| Regist er state after RST=0 or VDD(FA IL) Or VSUPP LY(POR ) conditi on | N/<br>A                         | N/<br>A          | N/<br>A          | N/<br>A          | N/<br>A          | 0        | 0        | 0        | 0        | 0        | 0        | 0       | X                   | 0              | 0                         | 0               | 0            | 0              | 0               | 0              | 0                |

s=Output selection with the bit A as defined in Table 12

## 6.4.4.1 Previous address SOA4:SOA0=1A000 (STATR\_s)

The returned data OD8 reports logic [1] in case of previous Power ON Reset condition (V<sub>SUPPLY(POR)</sub>). This bit is only reset by a read operation.

Bits OD7:OD0 reflect the current state of the Fault register (FLTR) corresponding to the output previously selected with the bits SOA3 = A (Table 23).

- · OC s: overcurrent fault detection for a selected output,
- SC\_s: severe short-circuit fault detection for a selected output,
- · OS s: output shorted to VPWR fault detection for a selected output,
- · OLOFF\_s: open load in OFF state fault detection for a selected output,
- OLON s: open load in ON state fault detection (depending on current level threshold: bulb or LED) for a selected output,
- · OV: overvoltage fault detection,
- UV: undervoltage fault detection
- · POR: power on reset detection.

The FSB pin reports all faults. For latched faults, this pin is reset by a new Switch OFF command (toggling fault control signal).

#### 6.4.4.2 Previous address SOA4:SOA0=1A001 (Pwmr\_s)

The returned data contains the programmed values in the PWMR register for the output selected with A.

#### 6.4.4.3 Previous address SOA4:SOA0=1A010 (confr0\_s)

The returned data contains the programmed values in the CONFR0 register for the output selected with A.

#### 6.4.4.4 Previous address SOA4:SOA0=1A011 (confr1 s)

The returned data contains the programmed values in the CONFR1 register for the output selected with A.

### 6.4.4.5 Previous address SOA4:SOA0=1A100 (ocr\_s)

The returned data contains the programmed values in the OCR register for the output selected with A.

#### 6.4.4.6 Previous address SOA4:SOA0=00101 (gcr)

The returned data contains the programmed values in the GCR register.

#### 6.4.4.7 Previous address SOA4:SOA0=00111 (diagr0)

The returned data OD2 reports logic [1] in case of PWM clock on CLOCK pin is out of specified frequency range.

The returned data OD1 reports logic [1] in case of calibration failure.

The returned data OD0 reports logic [1] in case of overtemperature prewarning (temperature of GND flag is above T<sub>OTWAR</sub>).

#### 6.4.4.8 Previous address SOA4:SOA0=01111 (diagr1)

The returned data OD4: OD3 report in real time the state of the direct input IN[1:0].

The OD0 indicates if the watchdog is enabled (set to logic [1]) or not (set to logic [0]). OD4:OD1 report the output state in case of Fail-safe state due to watchdog timeout as explained in the following Table 24.

 WD\_en (OD0)
 SPI Watchdog

 0
 disabled

 1
 enabled

Table 24. Watchdog activation report

### 6.4.4.9 Previous address SOA4:SOA0=10111 (diagr2)

The returned data is the product ID. Bits OD2:OD0 are set to 010 for Protected Dual 7.0 m $\Omega$  high-side switches.

## 6.4.4.10 Default device configuration

The default device configuration is explained by the following:

- HS output is commanded by the corresponding IN input or On bit through the SPI. The medium slew-rate is used.
- HS output is fully protected by the Xenon overcurrent profile by default, the severe short-circuit protection, the undervoltage and the
  overtemperature protection. The auto-retry feature is enabled.
- open load in ON and OFF state and HS shorted to V<sub>PWR</sub> detections are available
- · No current recopy and no analog temperature feedback active
- · Overvoltage protection is enabled
- SO reporting fault status must be ignored
- · V<sub>DD</sub> failure detection is disabled

07XS3200

NXP Semiconductors 41

# 7 Typical applications

The following figure shows a typical automotive lighting application (only one vehicle corner) using an external PWM clock from the main MCU. A redundancy circuitry has been implemented to substitute light control (from MCU to watchdog) in case of a Fail-safe condition. It is recommended to locate a 22 nF decoupling capacitor to the module connector.





# 8 Packaging

## 8.1 Soldering information

The 07XS3200 is packaged in a surface mount power package intended to be soldered directly on the printed circuit board.

The 07XS3200 was qualified in accordance with JEDEC standards J-STD-020C Pb-Free reflow profile. The maximum peak temperature during the soldering process should not exceed 260 °C for 40 seconds maximum duration.

## 8.2 Package dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.freescale.com and perform a keyword search for the drawing's document number.

| Package      | Suffix | Package outline drawing number |
|--------------|--------|--------------------------------|
| 32-Pin SOICW | EK     | 98ASA00368D                    |





44 NXP Semiconductors







| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE   | PRINT VERSION NOT T | O SCALE | E   |
|--------------------------------------------------|---------------|---------|---------------------|---------|-----|
| TITLE:                                           |               | DOCUME  | NT NO: 98ASA00368D  | REV:    | Α   |
| SOIC W/B, 32 TERM<br>0.65 PITCH, 6.4 X 4.5 EX    |               | STANDAF | RD: NON-JEDEC       |         |     |
|                                                  | . 5525 . 715  | SOT1746 | -2 07               | JAN 20  | )16 |



#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.4 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT LESS THAN 0.07 mm.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- ATCHED AREA TO BE KEEP-OUT ZONE FOR PCB ROUTING.

| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE   | PRINT VERSION NO   | T TO SCALE  |
|--------------------------------------------------|---------------|---------|--------------------|-------------|
| TITLE:                                           |               | DOCUME  | NT NO: 98ASA00368D | REV: A      |
| SOIC W/B, 32 TERM<br>  0.65 PITCH, 6.4 X 4.5 EX  |               | STANDAF | RD: NON-JEDEC      |             |
| 0.00 1.701., 0.1 / 1.0 2/                        |               | SOT1746 | -2                 | 07 JAN 2016 |

46 NXP Semiconductors

# 9 Revision history

| Revision | Date   | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 2/2013 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2.0      | 6/2013 | <ul> <li>Assigned final limits for HS[0,1] Current Sense Ratio, ON OpenLoad Fault Detection Current Threshold, HS[0:1] Outputs Turn-ON and OFF Delay Times, and HS[0:1] Driver Output Matching Time</li> <li>This revision was cancelled and not released</li> </ul>                                                                                                                                                    |
| 3.0      | 9/2014 | <ul> <li>Updated per GPCN 5352</li> <li>Corrected pinout on Figure 3 and Table 2</li> <li>Updated document format</li> </ul>                                                                                                                                                                                                                                                                                            |
| 4.0      | 1/2016 | <ul> <li>Deleted the 28W mode references as per PB 17069</li> <li>Table 4 - relabeled parameter descriptions, conditions, and symbols</li> <li>Table 5 - relabeled parameter descriptions, conditions, and symbols</li> <li>Table 11 - changed the PWMR_s D8 bit</li> <li>Table 23 - changed the PWMR_s D8 bit</li> <li>Added note (41) for Table 11</li> <li>Corrected errors in the revision history table</li> </ul> |
|          | 1/2016 | Corrected PB number                                                                                                                                                                                                                                                                                                                                                                                                     |
|          | 1/2016 | Detailed a description for the 28W mode change.                                                                                                                                                                                                                                                                                                                                                                         |
|          | 7/2016 | Updated to NXP document form and style                                                                                                                                                                                                                                                                                                                                                                                  |

#### How to Reach Us:

Home Page: NXP.com

Web Support:

http://www.nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

http://www.nxp.com/terms-of-use.html.

NXP, the NXP logo, Freescale, the Freescale logo and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved.

© 2016 NXP B.V.

Document Number: MC07XS3200

Rev. 4.0 7/2016

